33
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
7-6.
Time-Base Frequency and Period
......................................................................................
7-7.
Time-Base Counter Synchronization Scheme 4
......................................................................
7-8.
Time-Base Up-Count Mode Waveforms
...............................................................................
7-9.
Time-Base Down-Count Mode Waveforms
...........................................................................
7-10.
Time-Base Up-Down-Count Waveforms, TBCTL[PHSDIR = 0] Count Down On Synchronization Event
....
7-11.
Time-Base Up-Down Count Waveforms, TBCTL[PHSDIR = 1] Count Up On Synchronization Event
........
7-12.
Counter-Compare Submodule
..........................................................................................
7-13.
Detailed View of the Counter-Compare Submodule
.................................................................
7-14.
Counter-Compare Event Waveforms in Up-Count Mode
............................................................
7-15.
Counter-Compare Events in Down-Count Mode
.....................................................................
7-16.
Counter-Compare Events In Up-Down-Count Mode, TBCTL[PHSDIR = 0] Count Down On
Synchronization Event
...................................................................................................
7-17.
Counter-Compare Events In Up-Down-Count Mode, TBCTL[PHSDIR = 1] Count Up On Synchronization
Event
.......................................................................................................................
7-18.
Action-Qualifier Submodule
.............................................................................................
7-19.
Action-Qualifier Submodule Inputs and Outputs
......................................................................
7-20.
Possible Action-Qualifier Actions for EPWMxA and EPWMxB Outputs
...........................................
7-21.
AQCTLR[SHDWAQAMODE]
...........................................................................................
7-22.
AQCTLR[SHDWAQBMODE]
............................................................................................
7-23.
Up-Down-Count Mode Symmetrical Waveform
.......................................................................
7-24.
Up, Single Edge Asymmetric Waveform, With Independent Modulation on EPWMxA and
EPWMxB—Active High
..................................................................................................
7-25.
Up, Single Edge Asymmetric Waveform With Independent Modulation on EPWMxA and
EPWMxB—Active Low
...................................................................................................
7-26.
Up-Count, Pulse Placement Asymmetric Waveform With Independent Modulation on EPWMxA
.............
7-27.
Up-Down-Count, Dual Edge Symmetric Waveform, With Independent Modulation on EPWMxA and
EPWMxB — Active Low
.................................................................................................
7-28.
Up-Down-Count, Dual Edge Symmetric Waveform, With Independent Modulation on EPWMxA and
EPWMxB — Complementary
...........................................................................................
7-29.
Up-Down-Count, Dual Edge Asymmetric Waveform, With Independent Modulation on EPWMxA—Active
Low
.........................................................................................................................
7-30.
Dead_Band Submodule
..................................................................................................
7-31.
Configuration Options for the Dead-Band Submodule
...............................................................
7-32.
Dead-Band Waveforms for Typical Cases (0% < Duty < 100%)
...................................................
7-33.
PWM-Chopper Submodule
..............................................................................................
7-34.
PWM-Chopper Submodule Operational Details
......................................................................
7-35.
Simple PWM-Chopper Submodule Waveforms Showing Chopping Action Only
................................
7-36.
PWM-Chopper Submodule Waveforms Showing the First Pulse and Subsequent Sustaining Pulses
.......
7-37.
PWM-Chopper Submodule Waveforms Showing the Pulse Width (Duty Cycle) Control of Sustaining
Pulses
......................................................................................................................
7-38.
Trip-Zone Submodule
....................................................................................................
7-39.
Trip-Zone Submodule Mode Control Logic
............................................................................
7-40.
Trip-Zone Submodule Interrupt Logic
..................................................................................
7-41.
Event-Trigger Submodule
...............................................................................................
7-42.
Event-Trigger Submodule Inter-Connectivity of ADC Start of Conversion
........................................
7-43.
Event-Trigger Submodule Showing Event Inputs and Prescaled Outputs
........................................
7-44.
Event-Trigger Interrupt Generator
......................................................................................
7-45.
Event-Trigger SOCA Pulse Generator
.................................................................................
7-46.
Event-Trigger SOCB Pulse Generator
.................................................................................
7-47.
Digital-Compare Submodule High-Level Block Diagram
............................................................
7-48.
GPIO MUX-to-Trip Input Connectivity
..................................................................................