System Control Registers
274
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-171. M3 to C28 IPC Clear (MTOCIPCCLR) Register Field Descriptions (continued)
Bit
Field
Value
Description
3
IPC4
0
MTOCIPCCLR Interrupt 4. M3 to C28 IPC interrupt 4 request clear. If this bit is cleared by writing a
‘1’ then MTOCINT1 is raised to the C28 PIE. The status of this bit is not readable in this register – it
is readable in the corresponding bit in the MTOCIPCFLG and STS registers.
2
IPC3
0
MTOCIPCCLR Interrupt 3. M3 to C28 IPC interrupt 3 request clear. If this bit is cleared by writing a
‘1’ then MTOCINT1 is raised to the C28 PIE. The status of this bit is not readable in this register – it
is readable in the corresponding bit in the MTOCIPCFLG and STS registers.
1
IPC2
0
MTOCIPCCLR Interrupt 2. M3 to C28 IPC interrupt 2 request clear. If this bit is cleared by writing a
‘1’ then MTOCINT1 is raised to the C28 PIE. The status of this bit is not readable in this register – it
is readable in the corresponding bit in the MTOCIPCFLG and STS registers.
0
IPC1
0
MTOCIPCCLR Interrupt 1. M3 to C28 IPC interrupt 1 request clear. If this bit is cleared by writing a
‘1’ then MTOCINT1 is raised to the C28 PIE. The status of this bit is not readable in this register – it
is readable in the corresponding bit in the MTOCIPCFLG and STS registers..
1.13.11.3 M3 to C28 Core Flag (MTOCIPCFLG) Register
Figure 1-160. M3 to C28 Core Flag (MTOCIPCFLG) Register
31
30
29
28
27
26
25
24
IPC32
IPC31
IPC30
IPC29
IPC28
IPC27
IPC26
IPC25
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
23
22
21
20
19
18
17
16
IPC24
IPC23
IPC22
IPC21
IPC20
IPC19
IPC18
IPC17
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
15
14
13
12
11
10
9
8
IPC16
IPC15
IPC14
IPC13
IPC12
IPC11
IPC10
IPC9
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
7
6
5
4
3
2
1
0
IPC8
IPC7
IPC6
IPC5
IPC4
IPC3
IPC2
IPC1
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-172. M3 to C28 Core Flag (MTOCIPCFLG) Register Field Descriptions
Bit
Field
Value
Description
31
IPC32
0
MTOCIPCFLG Flag 32. M3 to C28 core IPC flag 32 status. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1."
30
IPC31
0
MTOCIPCFLG Flag 31. M3 to C28 core IPC flag 31 status. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1."
29
IPC30
0
MTOCIPCFLG Flag 30. M3 to C28 core IPC flag 30 status. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1."
28
IPC29
0
MTOCIPCFLG Flag 29. M3 to C28 core IPC flag 29 status. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1."
27
IPC28
0
MTOCIPCFLG Flag 28. M3 to C28 core IPC flag 28 status. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1."
26
IPC27
0
MTOCIPCFLG Flag 27. M3 to C28 core IPC flag 27 status. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1."
25
IPC26
0
MTOCIPCFLG Flag 26..M3 to C28 core IPC flag 26 status. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1."