68
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Tables
15-15. Effects of CLKSTP, CLKXP, and CLKRP on the Clock Scheme
.................................................
15-16. Bit Values Required to Configure the McBSP as a SPI Master
..................................................
15-17. Bit Values Required to Configure the McBSP as an SPI Slave
...................................................
15-18. Register Bits Used to Reset or Enable the McBSP Receiver Field Descriptions
...............................
15-19. Reset State of Each McBSP Pin
......................................................................................
15-20. Register Bit Used to Enable/Disable the Digital Loopback Mode
.................................................
15-21. Receive Signals Connected to Transmit Signals in Digital Loopback Mode
....................................
15-22. Register Bits Used to Enable/Disable the Clock Stop Mode
......................................................
15-23. Effects of CLKSTP, CLKXP, and CLKRP on the Clock Scheme
.................................................
15-24. Register Bit Used to Enable/Disable the Receive Multichannel Selection Mode
...............................
15-25. Register Bit Used to Choose One or Two Phases for the Receive Frame
......................................
15-26. Register Bits Used to Set the Receive Word Length(s)
............................................................
15-27. Register Bits Used to Set the Receive Frame Length
..............................................................
15-28. How to Calculate the Length of the Receive Frame
................................................................
15-29. Register Bit Used to Enable/Disable the Receive Frame-Synchronization Ignore Function
..................
15-30. Register Bits Used to Set the Receive Companding Mode
........................................................
15-31. Register Bits Used to Set the Receive Data Delay
.................................................................
15-32. Register Bits Used to Set the Receive Sign-Extension and Justification Mode
.................................
15-33. Example: Use of RJUST Field With 12-Bit Data Value ABCh
.....................................................
15-34. Example: Use of RJUST Field With 20-Bit Data Value ABCDEh
.................................................
15-35. Register Bits Used to Set the Receive Interrupt Mode
.............................................................
15-36. Register Bits Used to Set the Receive Frame Synchronization Mode
..........................................
15-37. Select Sources to Provide the Receive Frame-Synchronization Signal and the Effect on the FSR Pin
.....
15-38. Register Bit Used to Set Receive Frame-Synchronization Polarity
...............................................
15-39. Register Bits Used to Set the SRG Frame-Synchronization Period and Pulse Width
.........................
15-40. Register Bits Used to Set the Receive Clock Mode
...............................................................
15-41. Receive Clock Signal Source Selection
..............................................................................
15-42. Register Bit Used to Set Receive Clock Polarity
....................................................................
15-43. Register Bits Used to Set the Sample Rate Generator (SRG) Clock Divide-Down Value
.....................
15-44. Register Bit Used to Set the SRG Clock Synchronization Mode
.................................................
15-45. Register Bits Used to Set the SRG Clock Mode (Choose an Input Clock)
......................................
15-46. Register Bits Used to Set the SRG Input Clock Polarity
...........................................................
15-47. Register Bits Used to Place Transmitter in Reset Field Descriptions
............................................
15-48. Register Bit Used to Enable/Disable the Digital Loopback Mode
.................................................
15-49. Receive Signals Connected to Transmit Signals in Digital Loopback Mode
....................................
15-50. Register Bits Used to Enable/Disable the Clock Stop Mode
......................................................
15-51. Effects of CLKSTP, CLKXP, and CLKRP on the Clock Scheme
.................................................
15-52. Register Bits Used to Enable/Disable Transmit Multichannel Selection
.........................................
15-53. Register Bit Used to Choose 1 or 2 Phases for the Transmit Frame
............................................
15-54. Register Bits Used to Set the Transmit Word Length(s)
...........................................................
15-55. Register Bits Used to Set the Transmit Frame Length
.............................................................
15-56. How to Calculate Frame Length
.......................................................................................
15-57. Register Bit Used to Enable/Disable the Transmit Frame-Synchronization Ignore Function
.................
15-58. Register Bits Used to Set the Transmit Companding Mode
.......................................................
15-59. Register Bits Used to Set the Transmit Data Delay
................................................................
15-60. Register Bit Used to Set the Transmit DXENA (DX Delay Enabler) Mode
......................................
15-61. Register Bits Used to Set the Transmit Interrupt Mode
............................................................
15-62. Register Bits Used to Set the Transmit Frame-Synchronization Mode
..........................................
15-63. How FSXM and FSGM Select the Source of Transmit Frame-Synchronization Pulses
.......................