RAM Control Module Registers
442
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.1.5
M3 Sx SHRAM Configuration Register 2 (MSxSRCR2)
Figure 5-8. M3 Sx SHRAM Configuration Register 2 (MSxSRCR2)
31
27
26
25
24
Reserved
CPUWRPROT
S7
DMAWRPROT
S7
FETCHPROTS
7
R-0
R/W-0
R/W-0
R/W-0
23
19
18
17
16
Reserved
CPUWRPROT
S6
DMAWRPROT
S6
FETCHPROTS
6
R-0
R/W-0
R/W-0
R/W-0
15
11
10
9
8
Reserved
CPUWRPROT
S5
DMAWRPROT
S5
FETCHPROTS
5
R-0
R/W-0
R/W-0
R/W-0
7
3
2
1
0
Reserved
CPUWRPROT
S4
DMAWRPROT
S4
FETCHPROTS
4
R-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-13. M3 Sx SHRAM Configuration Register 2 (MSxSRCR2) Field Descriptions
Bit
Field
Value
Description
31-27
Reserved
Reserved
26
CPUWRPROTS7
CPU Write Protection S7
0
M3 CPU write allowed to S7 RAM block.
1
M3 CPU write not allowed to S7 RAM block.
25
DMAWRPROTS7
µDMA Write Protection S7
0
M3 µDMA write allowed to S7 RAM block.
1
M3 µDMA write not allowed to S7 RAM block.
24
FETCHPROTS7
CPU Fetch Protection S7
0
M3 CPU Fetch allowed from S7 RAM block.
1
M3 CPU Fetch not allowed from S7 RAM block.
23-19
Reserved
Reserved
18
CPUWRPROTS6
CPU Write Protection S6
0
M3 CPU write allowed to S6 RAM block.
1
M3 CPU write not allowed to S6 RAM block.
17
DMAWRPROTS6
µDMA Write Protection S6
0
M3 µDMA write allowed to S6 RAM block.
1
M3 µDMA write not allowed to S6 RAM block.
16
FETCHPROTS6
CPU Fetch Protection S6
0
M3 CPU Fetch allowed from S6 RAM block.
1
M3 CPU Fetch not allowed from S6 RAM block.
15-11
Reserved
Reserved
10
CPUWRPROTS5
CPU Write Protection S5
0
M3 CPU write allowed to S5 RAM block.
1
M3 CPU write not allowed to S5 RAM block.
9
DMAWRPROTS5
µDMA Write Protection S5
0
M3 µDMA write allowed to S5 RAM block.
1
M3 µDMA write not allowed to S5 RAM block.