C28 General-Purpose Input/Output (GPIO)
405
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
Figure 4-52. GPIO Port C Qualification Control (GPCCTRL) Register
31
8
7
0
Reserved
QUALPRDO
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
(1)
T
SYSCLKOUT
indicates the period of SYSCLKOUT.
Table 4-60. GPIO Port C Qualification Control (GPCCTRL) Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Any writes to these bit(s) must always have a value of 0.
7-0
QUALPRDO
Specifies the sampling period for pins GPIO68 TO GPIO71
0xFF
Sampling Period = 510 × T
SYSCLKOUT
0x00
Sampling Period = T
SYSCLKOUT
(1)
0x01
Sampling Period = 2 × T
SYSCLKOUT
0x02
Sampling Period = 4 × T
SYSCLKOUT
. . .
. . .
0xFF
Sampling Period = 510 × T
SYSCLKOUT
4.2.7.12 GPIO Port E Qualification Control (GPECTRL) Register
The GPIO Port E Qualification Control (GPECTRL) register is shown and described in the figure and table
below.
Figure 4-53. GPIO Port E Qualification Control (GPECTRL) Register
31
8
7
0
Reserved
QUALPRDO
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
(1)
T
SYSCLKOUT
indicates the period of SYSCLKOUT.
Table 4-61. GPIO Port E Qualification Control (GPECTRL) Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Any writes to these bit(s) must always have a value of 0.
7-0
QUALPRDO
Specifies the sampling period for pins GPIO128 TO GPIO135
0xFF
Sampling Period = 510 × T
SYSCLKOUT
0x00
Sampling Period = T
SYSCLKOUT
(1)
0x01
Sampling Period = 2 × T
SYSCLKOUT
0x02
Sampling Period = 4 × T
SYSCLKOUT
. . .
. . .
0xFF
Sampling Period = 510 × T
SYSCLKOUT
Note:
GPIO on Port E is synchronized to the analog subsystem clock by default.