System Control Registers
246
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
1.13.7.31 High-Speed Clock Prescaler (CHISPCP) Register
Figure 1-123. High-Speed Clock Prescaler (CHISPCP) Register
15
3
2
0
Reserved
HSPCLK
R-0
R/W-001
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-134. High-Speed Clock Prescaler (CHISPCP) Register Field Descriptions
Bit
Field
Value
Description
15-3
Reserved
Reserved
2-0
HSPCLK
High-Speed Clock Prescaler
These bits configure the high-speed peripheral clock (HSPCLK) rate relative to the C28
SYSCLKOUT:
000
HSPCLK = SYSCLKOUT / 1
001
HSPCLK = SYSCLKOUT / 2
010
HSPCLK = SYSCLKOUT / 4
011
HSPCLK = SYSCLKOUT / 6
100
HSPCLK = SYSCLKOUT / 8
101
HSPCLK = SYSCLKOUT / 10
110
HSPCLK = SYSCLKOUT / 12
1.13.7.32 Low-Speed Clock Prescaler (CLOSPCP) Register
Figure 1-124. Low-Speed Clock Prescaler (CLOSPCP) Register
15
3
2
0
Reserved
LSPCLK
R-0
R/W-010
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-135. Low-Speed Clock Prescaler (CLOSPCP) Register Field Descriptions
Bit
Field
Value
Description
15-3
Reserved
Reserved
2-0
LSPCLK
Low-Speed Clock Prescaler
These bits configure the low-speed peripheral clock (LSPCLK) rate relative to the C28
SYSCLKOUT:
000
LSPCLK = SYSCLKOUT / 1
001
LSPCLK = SYSCLKOUT / 2
010
LSPCLK = SYSCLKOUT / 4
011
LSPCLK = SYSCLKOUT / 6
100
LSPCLK = SYSCLKOUT / 8
101
LSPCLK = SYSCLKOUT / 10
110
LSPCLK = SYSCLKOUT / 12
111
LSPCLK = SYSCLKOUT / 14