Register Descriptions
1240
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
External Peripheral Interface (EPI)
Table 17-20. EPI General-Purpose Configuration (EPIGPCFG) Register Field Descriptions (continued)
Bit
Field
Value
Description
1-0
DSIZE
Size of Data Bus
This field defines the size of the data bus (starting at EPI0S0). Subsets of these numbers can be
created by clearing the AFSEL bit for the corresponding GPIOs. Note that size 32 may not be used
with clock, frame, address, or other control.
The values are:
0x0
8 Bits Wide (EPI0S0 to EPI0S7)
0x1
16 Bits Wide (EPI0S0 to EPI0S15)
0x2
24 Bits Wide (EPI0S0 to EPI0S23)
0x3
32 Bits Wide (EPI0S0 to EPI0S31)
This size may not be used with an EPI clock. This value is normally used for acquisition input and
actuator control as well as other general-purpose uses that require 32 bits per direction.