System Control Registers
228
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-115. Master GPIO High Performance Bus Control (GPIOHBCTL) Register Field Descriptions
Bit
Field
Value
Description
31-9
Reserved
Reserved
8
PORT J
PORT J AHB. This bit defines the memory aperture for Port J
0
Advanced Peripheral Bus (APB). This bus is the legacy bus.
1
Advanced High-Performance Bus (AHB)
7
PORT H
PORT H AHB. This bit defines the memory aperture for Port H
0
Advanced Peripheral Bus (APB). This bus is the legacy bus.
1
Advanced High-Performance Bus (AHB)
6
PORT G
PORT G AHB. This bit defines the memory aperture for Port G
0
Advanced Peripheral Bus (APB). This bus is the legacy bus.
1
Advanced High-Performance Bus (AHB)
5
PORT F
PORT F AHB. This bit defines the memory aperture for Port F
0
Advanced Peripheral Bus (APB). This bus is the legacy bus.
1
Advanced High-Performance Bus (AHB)
4
PORT E
PORT E AHB. This bit defines the memory aperture for Port E
0
Advanced Peripheral Bus (APB). This bus is the legacy bus.
1
Advanced High-Performance Bus (AHB)
3
PORT D
PORT D AHB. This bit defines the memory aperture for Port D
0
Advanced Peripheral Bus (APB). This bus is the legacy bus.
1
Advanced High-Performance Bus (AHB)
2
PORT C
PORT C AHB. This bit defines the memory aperture for Port C
0
Advanced Peripheral Bus (APB). This bus is the legacy bus.
1
Advanced High-Performance Bus (AHB)
1
PORT B
PORT B AHB. This bit defines the memory aperture for Port B
0
Advanced Peripheral Bus (APB). This bus is the legacy bus.
1
Advanced High-Performance Bus (AHB)
0
PORT A
PORT A AHB. This bit defines the memory aperture for Port A
0
Advanced Peripheral Bus (APB). This bus is the legacy bus.
1
Advanced High-Performance Bus (AHB)
1.13.7.13 Run Mode Clock Gating Control Register 0 (RCGC0)
Figure 1-105. Run Mode Clock Gating Control Register 0 (RCGC0)
31
29
28
27
4
3
2
0
Reserved
WDT1
Reserved
WDT0
Reserved
R-0:0
R/W-0
R-0:0
R/W-0
R-0:0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-116. Run Mode Clock Gating Control Register 0 (RCGC0) Field Descriptions
Bit
Field
Value
Description
31-29
Reserved
Reserved
28
WDT1
WDT1 Clock Gating Control
This bit controls the clock gating for the WDT1 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
27-4
Reserved
Reserved
3
WDT0
WDT0 Clock Gating Control
This bit controls the clock gating for the WDT0 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.