System Control Registers
194
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-64. Software Reset Control 1 (SRCR1) Register Field Descriptions (continued)
Bit
Field
Value
Description
6
SSI2
SSI2 S/W Reset Control
When this bit is set, SSI2 is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
5
SSI1
SSI1 S/W Reset Control
When this bit is set, SSI1 is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
4
SSI0
SSI0 S/W Reset Control
When this bit is set, SSI0 is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
3
UART3
UART3 S/W Reset Control
When this bit is set, UART3 is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
2
UART2
UART2 S/W Reset Control
When this bit is set, UART2 is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
1
UART1
UART1 S/W Reset Control
When this bit is set, UART1 is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
0
UART0
UART0 S/W Reset Control
When this bit is set, UART0 is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
1.13.3.7 Software Reset Control 2 (SRCR2) Register
NOTE:
Writes to this register are masked by the DC4 register.
Putting the module into reset and bringing it out of reset is done by software. When a
particular bit is set, the module goes into reset and to bring the module out of reset, software
has to again write a '0' explicitly to the register.
Figure 1-54. Software Reset Control 2 (SRCR2) Register
31
29
28
27
24
Reserved
EMAC0
Reserved
R-0
R/W-0
R-0
23
17
16
Reserved
USB
R-0
R/W-0
15
14
13
12
9
8
Reserved
µDMA
Reserved
GPIOJ
R-0
R/W-0
R-0
R/W-0
7
6
5
4
3
2
1
0
GPIOH
GPIOG
GPIOF
GPIOE
GPIOD
GPIOC
GPIOB
GPIOA
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-65. Software Reset Control 2 (SRCR2) Register Field Descriptions
Bit
Field
Value
Description
31-29
Reserved
Reserved
28
EMAC0
EMAC0 S/W Reset Control
When this bit is set, EMAC is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
27-17
Reserved
Reserved