System Control Registers
197
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
1.13.4 WIRMODE Registers
1.13.4.1 Master Subystem Wait-In-Reset (MWIR) Register
Figure 1-56. Master Subsystem Wait-In-Reset (MWIR) Register
31
3
2
1
0
Reserved
SAMPLE
EMU1
EMU0
R/W-0:0
R/W-0
R/W-
pin
state
R/W-
pin
state
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-67. Master Subsystem Wait-In-Reset (MWIR) Register Field Descriptions
Bit
Field
Value
Description
31-3
Reserved
Reserved
2
SAMPLE
Re-sample EMU0 and EMU1 Pins
0
Has no effect
1
Forces a re-sample of the EMU0 and EMU1 pins and the values will be latched in the EMU0/EMU1
bits.
1
EMU1
Latched State of EMU1 Pin
The state of EMU1 pin is latched on reset (XRS AND POR) or when the SAMPLE bit is triggered.
Reading this bit will give the state of the EMU1 pin on reset or when sampled.
0
Has no effect
1
Forces the bit to "1"
0
EMU0
Latched State of EMU0 Pin
The state of EMU0 pin is latched on reset (XRS AND POR) or when the SAMPLE bit is triggered.
Reading this bit will give the state of the EMU0 pin on reset or when sampled.
0
Has no effect
1
Forces the bit to "1"
1.13.4.2 C28 Wait-In-Reset (CWIR) Register
Figure 1-57. C28 Wait-In-Reset (CWIR) Register
15
3
2
1
0
Reserved
SAMPLE
EMU1
EMU0
R/W-0:0
R/W-0
R/W-
pin
state
R/W-
pin
state
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-68. C28 Wait-In-Reset (CWIR) Register Field Descriptions
Bit
Field
Value
Description
15-3
Reserved
Reserved
2
SAMPLE
Re-sample EMU0 and EMU1 Pins
0
Has no effect
1
Forces a r-sample of the EMU0 and EMU1 pins and the values will be latched in the EMU0/EMU1
bits.
1
EMU1
Latched State of EMU1 Pin
The state of EMU1 pin is latched on reset (XRS AND POR) or when the SAMPLE bit is triggered.
Reading this bit will give the state of the EMU1 pin on reset or when sampled.
0
Has no effect
1
Forces the bit to "1"