27.7. Register Summary
Offset
Name
Bit Pos.
0x00
7:0
CKSEL
ENABLE
SWRST
0x01
7:0
ASYNCH
NMIFILTEN
NMISENSE[2:0]
0x02
7:0
NMI
0x03
15:8
0x04
7:0
ENABLE
SWRST
0x05
15:8
0x06
23:16
0x07
31:24
0x08
7:0
EXTINTEO[7:0]
0x09
15:8
EXTINTEO[15:8]
0x0A
23:16
0x0B
31:24
0x0C
7:0
EXTINT[7:0]
0x0D
15:8
EXTINT[15:8]
0x0E
23:16
0x0F
31:24
0x10
7:0
EXTINT[7:0]
0x11
15:8
EXTINT[15:8]
0x12
23:16
0x13
31:24
0x14
7:0
EXTINT[7:0]
0x15
15:8
EXTINT[15:8]
0x16
23:16
0x17
31:24
0x18
7:0
ASYNCH[7:0]
0x19
15:8
ASYNCH[15:8]
0x1A
23:16
0x1B
31:24
0x1C
7:0
FILTEN1
SENSE1[2:0]
FILTEN0
SENSE0[2:0]
0x1D
15:8
FILTEN3
SENSE3[2:0]
FILTEN2
SENSE2[2:0]
0x1E
23:16
FILTEN5
SENSE5[2:0]
FILTEN4
SENSE4[2:0]
0x1F
31:24
FILTEN7
SENSE7[2:0]
FILTEN6
SENSE6[2:0]
0x20
7:0
FILTEN1
SENSE1[2:0]
FILTEN0
SENSE0[2:0]
0x21
15:8
FILTEN3
SENSE3[2:0]
FILTEN2
SENSE2[2:0]
0x22
23:16
FILTEN5
SENSE5[2:0]
FILTEN4
SENSE4[2:0]
0x23
31:24
FILTEN7
SENSE7[2:0]
FILTEN6
SENSE6[2:0]
27.8. Register Description
Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition,
the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be
accessed directly.
Some registers require synchronization when read and/or written. Synchronization is denoted by the
"Read-Synchronized" and/or "Write-Synchronized" property in each individual register description.
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
503