17.7. Register Summary
Offset
Name
Bit Pos.
0x00
7:0
0x01
7:0
CKRDY
0x02
7:0
CKRDY
0x03
7:0
CKRDY
0x04
Reserved
0x05
7:0
CPUDIV[7:0]
0x06
7:0
BUPDIV[7:0]
0x07
...
0x0F
Reserved
0x10
7:0
PAC
Reserved
DSU
USB
DMAC
APBC
APBB
APBA
0x11
15:8
Reserved
Reserved
NVMCTRL
0x12
23:16
0x13
31:24
0x14
7:0
GCLK
SUPC
OSC32KCTR
L
OSCCTRL
RSTC
MCLK
PM
PAC
0x15
15:8
Reserved
FREQM
EIC
RTC
WDT
0x16
23:16
0x17
31:24
0x18
7:0
PORT
NVMCTRL
DSU
USB
0x19
15:8
0x1A
23:16
0x1B
31:24
0x1C
7:0
TCC0
SERCOM5
SERCOM4
SERCOM3
SERCOM2
SERCOM1
SERCOM0
EVSYS
0x1D
15:8
SLCD
PTC
AC
ADC
TC3
TC2
TC1
TC0
0x1E
23:16
CCL
TRNG
AES
0x1F
31:24
17.8. Register Description
Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition,
the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be
accessed directly.
Some registers can be write-protected optionally by the Peripheral Access Controller (PAC). This is
denoted by the property "PAC Write-Protection" in each individual register description. Refer to the
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
148