Offset
Name
Bit Pos.
0xE0
7:0
WRTLOCK
CHEN
GEN[3:0]
0xE1
15:8
0xE2
23:16
0xE3
31:24
0xE4
7:0
WRTLOCK
CHEN
GEN[3:0]
0xE5
15:8
0xE6
23:16
0xE7
31:24
0xE8
7:0
WRTLOCK
CHEN
GEN[3:0]
0xE9
15:8
0xEA
23:16
0xEB
31:24
0xEC
7:0
WRTLOCK
CHEN
GEN[3:0]
0xED
15:8
0xEE
23:16
0xEF
31:24
0xF0
7:0
WRTLOCK
CHEN
GEN[3:0]
0xF1
15:8
0xF2
23:16
0xF3
31:24
16.8. Register Description
Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the
8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be
accessed directly.
Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Optional PAC
write-protection is denoted by the "PAC Write-Protection" property in each individual register description.
For details, refer to
Some registers are synchronized when read and/or written. Synchronization is denoted by the "Write-
Synchronized" or the "Read-Synchronized" property in each individual register description. For details,
refer to
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
132