Table 16-7. Generator Selection
Value
Description
0x0
Generic Clock Generator 0
0x1
Generic Clock Generator 1
0x2
Generic Clock Generator 2
0x3
Generic Clock Generator 3
0x4
Generic Clock Generator 4
0x5 - 0xF
Reserved
Table 16-8. Reset Value after a User Reset or a Power Reset
Reset
PCHCTRLm.GEN
PCHCTRLm.CHEN
PCHCTRLm.WRTLOCK
Power Reset 0x0
0x0
0x0
User Reset
If WRTLOCK = 0
: 0x0
If WRTLOCK = 1: no change
If WRTLOCK = 0
: 0x0
If WRTLOCK = 1: no change
No change
A Power Reset will reset all the PCHCTRLm registers.
A User Reset will reset a PCHCTRL if WRTLOCK=0, or else, the content of that PCHCTRL remains
unchanged.
PCHCTRL register Reset values are shown in the table PCHCTRLm Mapping.
Table 16-9. PCHCTRLm Mapping
index(m) Name
Description
0
GCLK_DFLL48M_REF
DFLL48M Reference
1
GCLK_DPLL
FDPLL96M input clock source for reference
2
GCLK_DPLL_32K
FDPLL96M 32kHz clock for FDPLL96M internal lock
timer
3
GCLK_EIC
EIC
4
GCLK_FREQM_MSR
FREQM Measure
5
GCLK_FREQM_REF
FREQM Reference
6
USB
USB
7
GCLK_EVSYS_CHANNEL_0
EVSYS_CHANNEL_0
8
GCLK_EVSYS_CHANNEL_1
EVSYS_CHANNEL_1
9
GCLK_EVSYS_CHANNEL_2
EVSYS_CHANNEL_2
10
GCLK_EVSYS_CHANNEL_3
EVSYS_CHANNEL_3
11
GCLK_EVSYS_CHANNEL_4
EVSYS_CHANNEL_4
12
GCLK_EVSYS_CHANNEL_5
EVSYS_CHANNEL_5
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
139