Offset
Name
Bit Pos.
0x2C
7:0
LDR[7:0]
0x2D
15:8
LDR[11:8]
0x2E
23:16
LDRFRAC[3:0]
0x2F
31:24
0x30
7:0
REFCLK[1:0]
WUF
LPEN
FILTER[1:0]
0x31
15:8
LBYPASS
LTIME[2:0]
0x32
23:16
DIV[7:0]
0x33
31:24
DIV[10:8]
0x34
7:0
PRESC[1:0]
0x35
...
0x37
Reserved
0x38
7:0
DPLLPRESC DPLLRATIO
ENABLE
0x39
...
0x3B
Reserved
0x3C
7:0
CLKRDY
LOCK
21.8. Register Description
Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition,
the 8-bit quarters and 16-bit halves of a 32-bit register and the 8-bit halves of a 16-bit register can be
accessed directly.
Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection
is denoted by the "PAC Write-Protection" property in each individual register description. Refer to the
PAC - Peripheral Access Controller
Some registers require synchronization when read and/or written. Synchronization is denoted by the
"Read-Synchronized" or "Write.Synchronized" property in each individual register description. Refer to the
section for details.
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
223