45.12.6. Digital Phase Lock Loop Characteristics
Table 45-47. Fractional Digital Phase Lock Loop (FDPLL96M) Characteristics
Symbol
Parameter
Conditions
Min.
Typ.
Max.
Units
F
IN
Input Clock Frequency
-
32
-
2000
kHz
F
OUT
Output frequency
PL0
48
-
96
MHz
PL2
48
-
48
MHz
J
P
(2)
Period Jitter
PL0, F
IN
=32kHz @ F
OUT
=48MHz
-
1.9
5.0
%
PL2, F
IN
=32kHz @ F
OUT
=48MHz
-
1.9
4.0
PL2, F
IN
=32kHz @ F
OUT
=96MHz
-
3.3
7.0
PL0, F
IN
=2MHz @ F
OUT
=48MHz
-
2.0
8.0
PL2, F
IN
=2MHz @ F
OUT
=48MHz
-
2.0
4.0
PL2, F
IN
=2MHz @ F
OUT
=96MHz
-
4.2
7.0
T
LOCK
(1)
Lock Time
After startup, time to get lock signal,
F
IN
= 32kHz @ F
OUT
= 96MHz
-
1
2
ms
After startup, time to get lock signal,
F
IN
= 2MHz @ F
OUT
= 96MHz
-
25
35
µs
Duty
Duty Cycle
(1)
-
40
50
60
%
Note:
1.
These values are based on simulation. They are not covered by production test limits or
characterization.
2.
These are based on characterization.
Table 45-48. Power Consumption
(1)
Symbol Parameter
Conditions
Ta
Min. Typ. Max. Units
I
DD
Current consumption Ck=48MHz (PL0), V
DD
=3.3V
Max. 85°C Typ. 25°C -
454 548
µA
Ck=96MHz (PL2), V
DD
=3.3V
-
934 1052
Note:
1.
These are based on characterization.
45.13. USB Characteristics
The USB on-chip buffers comply with the Universal Serial Bus (USB) v2.0 standard. All AC parameters
related to these buffers can be found within the USB 2.0 electrical specifications.
The USB interface is USB-IF certified :
•
TID 40001708 - Peripheral Silicon > Low/Full Speed > Silicon Building Blocks
Electrical configuration required to be USB-compliant:
•
the performance level must be PL2 only
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
1175