Value
Name
Description
0x1B
TC2 MC1
TC2 Match/Compare 1 Trigger
0x1C
TC3 OVF
TC3 Overflow Trigger
0x1D
TC3 MC0
TC3 Match/Compare 0 Trigger
0x1E
TC3 MC1
TC3 Match/Compare 1 Trigger
0x1F
ADC RESRDY
ADC Result Ready Trigger
0x20
SLCD DMU
SLCD Display Memory Update Trigger
0x21
SLCD ACMDRDY
SLCD Automated Character Mapping Data Ready Trigger
0x22
SLCD ABMDRDY
SLCD Automated Bit Mapping Data Ready Trigger
0x23
AES WR
AES Write Trigger
0x24
AES RD
AES Read Trigger
0x25
PTC EOC
PTC End of Conversion Trigger
0x26
PTC SEQ
PTC Sequence Trigger
0x27
PTC WCOMP
PTC Window Comparator Trigger
Bits 6:5 – LVL[1:0]: Channel Arbitration Level
These bits define the arbitration level used for the DMA channel, where a high level has priority over a
low level. For further details on arbitration schemes, refer to
.
These bits are not enable-protected.
TRIGACT[1:0]
Name
Description
0x0
LVL0
Channel Priority Level 0
0x1
LVL1
Channel Priority Level 1
0x2
LVL2
Channel Priority Level 2
0x3
LVL3
Channel Priority Level 3
Bit 4 – EVOE: Channel Event Output Enable
This bit indicates if the Channel event generation is enabled. The event will be generated for every
condition defined in the descriptor Event Output Selection (
This bit is available only for the least significant DMA channels. Refer to table:
User Multiplexer Selection
and
Event Generator Selection
of the Event System for details.
Value
Description
0
Channel event generation is disabled.
1
Channel event generation is enabled.
Bit 3 – EVIE: Channel Event Input Enable
This bit is available only for the least significant DMA channels. Refer to table:
User Multiplexer Selection
and
Event Generator Selection
of the Event System for details.
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
482