39.7. Register Summary
The register mapping depends on the Operating Mode field in the Control A register (CTRLA.MODE). The
register summary is detailed below.
39.7.1. Common Device Summary
Offset
Name
Bit Pos.
0x00
7:0
MODE
RUNSTBY
ENABLE
SWRST
0x01
Reserved
0x02
7:0
ENABLE
SWRST
0x03
7:0
DQOS[1:0]
CQOS[1:0]
0x0D
7:0
FSMSTATE[6:0]
0x24
7:0
DESCADD[7:0]
0x25
15:8
DESCADD[15:8]
0x26
23:16
DESCADD[23:16]
0x27
31:24
DESCADD[31:24]
0x28
7:0
TRANSN[1:0]
TRANSP[4:0]
0x29
15:8
TRIM[2:0]
TRANSN[4:2]
39.7.2. Device Summary
Table 39-1. General Device Registers
Offset
Name
Bit Pos.
0x04
Reserved
0x05
Reserved
0x06
Reserved
0x07
Reserved
0x0A
ADDEN
DADD[6:0]
0x0B
Reserved
0x0C
7:0
LINESTATE[1:0]
SPEED[1:0]
0x0E
Reserved
0x0F
Reserved
0x10
7:0
FNUM[4:0]
0x11
15:8
FNCERR
FNUM[10:5]
0x12
Reserved
0x16
Reserved
0x17
Reserved
0x1A
Reserved
0x1B
Reserved
0x1E
Reserved
0x1F
Reserved
Table 39-2. Device Endpoint Register n
Offset
Name
Bit Pos.
0x1m1
Reserved
0x1m2
Reserved
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
930