27.8.1. Control A
Name:
CTRLA
Offset:
0x00
Reset:
0x00
Property:
PAC Write-Protection, Write-Synchronized, Enable-Protected
Bit
7
6
5
4
3
2
1
0
CKSEL
ENABLE
SWRST
Access
R/W
R/W
W
Reset
0
0
0
Bit 4 – CKSEL: Clock Selection
The EIC can be clocked either by GCLK_EIC (when a frequency higher than 32KHz is required for
filtering) or by CLK_ULP32K (when power consumption is the priority).
This bit is not Write-Synchronized.
Value
Description
0
The EIC is clocked by GCLK_EIC.
1
The EIC is clocked by CLK_ULP32K.
Bit 1 – ENABLE: Enable
Due to synchronization there is a delay between writing to
.ENABLE until the peripheral is
enabled/disabled. The value written to
.ENABLE will read back immediately and the Enable bit in
the Synchronization Busy register will be set (
.ENABLE will be
cleared when the operation is complete.
This bit is not Enable-Protected.
Value
Description
0
The EIC is disabled.
1
The EIC is enabled.
Bit 0 – SWRST: Software Reset
Writing a '0' to this bit has no effect.
Writing a '1' to this bit resets all registers in the EIC to their initial state, and the EIC will be disabled.
Writing a '1' to
.SWRST will always take precedence, meaning that all other writes in the same
write operation will be discarded.
Due to synchronization there is a delay from writing
.SWRST until the Reset is complete.
.SWRST will both be cleared when the Reset is complete.
This bit is not Enable-Protected.
Value
Description
0
There is no ongoing reset operation.
1
The reset operation is ongoing.
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
505