59
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Tables
4-96.
GPIO Port A Clear (GPACLEAR) Register Field Descriptions
.....................................................
4-97.
GPIO Port A Toggle (GPATOGGLE) Register Field Descriptions
.................................................
4-98.
GPIO Port B Set (GPBSET) Register Field Descriptions
............................................................
4-99.
GPIO Port B Clear (GPBCLEAR) Register Field Descriptions
.....................................................
4-100. GPIO Port B Toggle (GPBTOGGLE) Register Field Descriptions
.................................................
4-101. GPIO Port C Set (GPCSET) Register Field Descriptions
...........................................................
4-102. GPIO Port C Clear (GPCCLEAR) Register Field Descriptions
.....................................................
4-103. GPIO Port C Toggle (GPCTOGGLE) Register Field Descriptions
.................................................
4-104. GPIO Port D Set (GPDSET) Register Field Descriptions
...........................................................
4-105. GPIO Port D Clear (GPDCLEAR) Register Field Descriptions
.....................................................
4-106. GPIO Port D Toggle (GPDTOGGLE) Register Field Descriptions
.................................................
4-107. GPIO Port E Set (GPESET) Register Field Descriptions
............................................................
4-108. GPIO Port E Clear (GPECLEAR) Register Field Descriptions
.....................................................
4-109. GPIO Port E Toggle (GPETOGGLE) Register Field Descriptions
.................................................
4-110. GPIO Port G Set (GPGSET) Register Field Descriptions
...........................................................
4-111. GPIO Port G Clear (GPGCLEAR) Register Field Descriptions
.....................................................
4-112. GPIO Port G Toggle (GPGTOGGLE) Register Field Descriptions
.................................................
4-113. Analog I/O Set (AIOSET) Register Field Descriptions
...............................................................
4-114. Analog I/O Clear (AIOCLEAR) Register Field Descriptions
.........................................................
4-115. Analog I/O Toggle (AIOTOGGLE) Register Field Descriptions
.....................................................
4-116. GPIO Trip Input Select Register (GPTRIPxSEL) Field Descriptions
...............................................
4-117. GPTRIP Input Signals
....................................................................................................
4-118. GPIO Low Power Mode Wakeup Select 1 (GPIOLPMSEL1) Register Field Descriptions
......................
4-119. GPIO Low Power Mode Wakeup Select 2 (GPIOLPMSEL2) Register Field Descriptions
......................
5-1.
Master access for Sx RAM (assuming all other protections are disabled)
........................................
5-2.
Simple Round Robin
.....................................................................................................
5-3.
Extra Wait State
...........................................................................................................
5-4.
Round-Robin Exception
..................................................................................................
5-5.
C28x-CPU, Fixed Priority
................................................................................................
5-6.
Error Handling in Different Scenarios
..................................................................................
5-7.
Mapping of ECC bits in Read Data from ECC/Parity Address Map
................................................
5-8.
Mapping of Parity bits in Read Data from ECC/Parity Address Map
..............................................
5-9.
M3 RAM Configuration Registers Summary
..........................................................................
5-10.
M3 RAM Error Registers Summary
....................................................................................
5-11.
C28x RAM Configuration Registers Summary
........................................................................
5-12.
C28x RAM Error Registers Summary
..................................................................................
5-13.
Cx DEDRAM Configuration Register 1 (CxDRCR1) Field Descriptions
...........................................
5-14.
Cx SHRAM Configuration Register 1 (CxSRCR1) Field Descriptions
.............................................
5-15.
Cx SHRAM Configuration Register 2 (CxSRCR2) Field Descriptions
.............................................
5-16.
Cx SHRAM Configuration Register 3 (CxSRCR3) Field Descriptions
.............................................
5-17.
Cx SHRAM Configuration Register 4 (CxSRCR4) Field Descriptions
.............................................
5-18.
Sx SHRAM Master Select Register (MSxMSEL) Field Descriptions
...............................................
5-19.
M3 Sx SHRAM Configuration Register 1 (MSxSRCR1) Field Descriptions
.......................................
5-20.
M3 Sx SHRAM Configuration Register 2 (MSxSRCR2) Field Descriptions
.......................................
5-21.
M3TOC28_MSG_RAM Configuration Register (MTOCMSGRCR) Field Descriptions
..........................
5-22.
Cx RAM Test and Initialization Register 1 (CxRTESTINIT1) Field Descriptions
.................................
5-23.
M3 Sx RAM Test and Initialization Register 1 (MSxRTESTINIT1) Field Descriptions
...........................
5-24.
MTOC_MSG_RAM Test and Initialization Register (MTOCRTESTINIT) Field Descriptions
...................
5-25.
Cx RAM INITDONE Register 1 (CxRINITDONE1) Field Descriptions
.............................................