77
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Tables
24-4.
Cortex General-Purpose Registers 0-12 (R0-R12) Field Descriptions
...........................................
24-5.
Link Register Field Descriptions
.......................................................................................
24-6.
Program Counter Register Field Descriptions
.......................................................................
24-7.
PSR Register Combinations
...........................................................................................
24-8.
Program Status Register (PSR) Field Descriptions
.................................................................
24-9.
Priority Mask Register (PRIMASK) Field Descriptions
.............................................................
24-10. Fault Mask Register (FAULTMASK) Field Descriptions
............................................................
24-11. Base Priority Mask Register Field Descriptions
.....................................................................
24-12. Control Register (CONTROL) Field Descriptions
...................................................................
24-13. Memory Access Behavior
..............................................................................................
24-14. SRAM Memory Bit-Banding Regions
.................................................................................
24-15. Peripheral Memory Bit-Banding Regions
............................................................................
24-16. Exception Types Description
..........................................................................................
24-17. Interrupts
.................................................................................................................
24-18. Exception Return Behavior
.............................................................................................
24-19. Faults
.....................................................................................................................
24-20. Fault Status and Fault Address Registers
...........................................................................
24-21. Cortex-M3 Instruction Summary
.......................................................................................
25-1.
Core Peripheral Register Regions
....................................................................................
25-2.
Memory Attributes Summary
..........................................................................................
25-3.
TEX, S, C, and B Bit Field Encoding
.................................................................................
25-4.
Cache Policy for Memory Attribute Encoding
........................................................................
25-5.
AP Bit Field Encoding
................................................................................................
25-6.
Memory Region Attributes for Concerto Microcontrollers
..........................................................
25-7.
Peripherals Register Map
..............................................................................................
25-8.
SysTick Control and Status Register (STCTRL) Field Descriptions
..............................................
25-9.
SysTick Reload Value Register (STRELOAD) Field Descriptions
................................................
25-10. SysTick Current Value Register (STCURRENT) Field Descriptions
.............................................
25-11. Interrupt 0-31 Set Enable (EN0) Register Field Descriptions
.....................................................
25-12. Interrupt 32-63 Set Enable 1 (EN1) Register Field Descriptions
..................................................
25-13. Interrupt 64-95 Set Enable 2 (EN2) Register Field Descriptions
..................................................
25-14. Interrupt 96-127 Set Enable 3 (EN3) Register Field Descriptions
................................................
25-15. Interrupt 128-133 Set Enable 4 (EN4) Register Field Descriptions
...............................................
25-16. Interrupt 0-31 Clear Enable (DIS0) Register Field Descriptions
..................................................
25-17. Interrupt 32-63 Clear Enable (DIS1) Register Field Descriptions
.................................................
25-18. Interrupt 64-95 Clear Enable (DIS2) Register Field Descriptions
.................................................
25-19. Interrupt 96-127 Clear Enable (DIS3) Register Field Descriptions
...............................................
25-20. Interrupt 128-133 Clear Enable (DIS4) Register Field Descriptions
..............................................
25-21. Interrupt 0-31 Set Pending (PEND0) Register Field Descriptions
................................................
25-22. Interrupt 32-63 Set Pending (PEND1) Register Field Descriptions
...............................................
25-23. Interrupt 64-95 Set Pending (PEND2) Register Field Descriptions
...............................................
25-24. Interrupt 96-127 Set Pending (PEND3) Register Field Descriptions
.............................................
25-25. Interrupt 128-133 Set Pending (PEND4) Register Field Descriptions
............................................
25-26. Interrupt 0-31 Interrupt Clear Pending (UNPEND0) Register Field Descriptions
...............................
25-27. Interrupt 32-63 Clear Pending (UNPEND1) Register Field Descriptions
........................................
25-28. Interrupt 64-95 Clear Pending (UNPEND2) Register Field Descriptions
........................................
25-29. Interrupt 96-127 Clear Pending (UNPEND3) Register Field Descriptions
.......................................
25-30. Interrupt 128-133 Clear Pending (UNPEND4) Register Field Descriptions
.....................................
25-31. Interrupt 0-31 Active Bit (ACTIVE0) Register Field Descriptions
.................................................