SSI Registers
1471
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Synchronous Serial Interface (SSI)
20.5.2.9 SSIICR Register (Offset = 20h) [reset = 0h]
SSIICR is shown in
and described in
.
Return to the
SSI Interrupt Clear
Figure 20-18. SSIICR Register
31
30
29
28
27
26
25
24
RESERVED
R-0h
23
22
21
20
19
18
17
16
RESERVED
R-0h
15
14
13
12
11
10
9
8
RESERVED
R-0h
7
6
5
4
3
2
1
0
RESERVED
EOTIC
DMATXIC
DMARXIC
RESERVED
RTIC
RORIC
R-0h
R-0/W1S-0h
R-0/W1S-0h
R-0/W1S-0h
R-0h
R-0/W1S-0h
R-0/W1S-0h
Table 20-12. SSIICR Register Field Descriptions
Bit
Field
Type
Reset
Description
31-7
RESERVED
R
0h
Reserved
6
EOTIC
R-0/W1S
0h
End of Transmit Interrupt Clear
Writing a 1 to this bit clears the EOTRIS bit in the SSIRIS register
and the EOTMIS bit in the SSIMIS register.
Reset type: PER.RESET
5
DMATXIC
R-0/W1S
0h
SSI Transmit DMA Interrupt Clear
Writing a 1 to this bit clears the DMATXRIS bit in the SSIRIS register
and the DMATXMIS bit in the SSIMIS register.
Reset type: PER.RESET
4
DMARXIC
R-0/W1S
0h
SSI Receive DMA Interrupt Clear
Writing a 1 to this bit clears the DMARXRIS bit in the SSIRIS register
and the DMARXMIS bit in the SSIMIS register.
Reset type: PER.RESET
3-2
RESERVED
R
0h
Reserved
1
RTIC
R-0/W1S
0h
SSI Receive Time-Out Interrupt Clear
Writing a 1 to this bit clears the RTRIS bit in the SSIRIS register and
the RTMIS bit in the SSIMIS register.
Reset type: PER.RESET
0
RORIC
R-0/W1S
0h
SSI Receive Overrun Interrupt Clear
Writing a 1 to this bit clears the RORRIS bit in the SSIRIS register
and the RORMIS bit in the SSIMIS register.
Reset type: PER.RESET