8
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Contents
10.3.7
EOC and Interrupt Operation
..................................................................................
10.3.8
Power Up Sequence
...........................................................................................
10.3.9
ADC Calibration
.................................................................................................
10.3.10
Internal/External Reference Voltage Selection
............................................................
10.3.11
ADC Registers
.................................................................................................
10.3.12
Analog Subsystem Control Registers
......................................................................
10.3.13
ADC Timings
...................................................................................................
10.4
Comparator Block
.........................................................................................................
10.4.1
Features
.........................................................................................................
10.4.2
Comparator Block Diagram
....................................................................................
10.4.3
Comparator Function
...........................................................................................
10.4.4
DAC Reference
.................................................................................................
10.4.5
Initialization
......................................................................................................
10.4.6
Digital Domain Manipulation
..................................................................................
10.4.7
Comparator Registers
..........................................................................................
10.5
Analog Subsystem Software
............................................................................................
10.5.1
C28 Analog Subsystem Functions
...........................................................................
10.5.2
C28 Analog Subsystem Software Example
.................................................................
10.5.3
M3 Analog Subsystem Functions
.............................................................................
10.5.4
M3 Analog Subsystem Software Example
..................................................................
11
C28 Direct Memory Access (DMA) Module
..........................................................................
11.1
Introduction
................................................................................................................
11.2
Architecture
................................................................................................................
11.2.1
Block Diagram
...................................................................................................
11.2.2
Peripheral Interrupt Event Trigger Sources
.................................................................
11.2.3
DMA Bus
.........................................................................................................
11.3
Pipeline Timing and Throughput
........................................................................................
11.3.1
DMA Read Access of ADC Registers
........................................................................
11.4
CPU Arbitration
...........................................................................................................
11.4.1
Arbitration when Accessing the Analog Subsystem
........................................................
11.5
Channel Priority
...........................................................................................................
11.5.1
Round-Robin Mode
.............................................................................................
11.5.2
Channel 1 High Priority Mode
.................................................................................
11.6
Address Pointer and Transfer Control
.................................................................................
11.7
Overrun Detection Feature
..............................................................................................
11.8
Register Descriptions
.....................................................................................................
11.8.1
DMA Control Register (DMACTRL) — EALLOW Protected
..............................................
11.8.2
Debug Control Register (DEBUGCTRL) — EALLOW Protected
.........................................
11.8.3
Revision Register (REVISION)
...............................................................................
11.8.4
Priority Control Register 1 (PRIORITYCTRL1) — EALLOW Protected
.................................
11.8.5
Priority Status Register (PRIORITYSTAT)
..................................................................
11.8.6
Mode Register (MODE) — EALLOW Protected
............................................................
11.8.7
Control Register (CONTROL) — EALLOW Protected
.....................................................
11.8.8
Burst Size Register (BURST_SIZE) — EALLOW Protected
..............................................
11.8.9
BURST_COUNT Register
.....................................................................................
11.8.10
Source Burst Step Register Size (SRC_BURST_STEP) — EALLOW Protected
....................
11.8.11
Destination Burst Step Register Size (DST_BURST_STEP) — EALLOW Protected
................
11.8.12
Transfer Size Register (TRANSFER_SIZE) — EALLOW Protected
...................................
11.8.13
Transfer Count Register (TRANSFER_COUNT)
.........................................................
11.8.14
Source Transfer Step Size Register (SRC_TRANSFER_STEP) — EALLOW Protected
...........
11.8.15
Destination Transfer Step Size Register (DST_TRANSFER_STEP) — EALLOW Protected
.......
11.8.16
Source/Destination Wrap Size Register (SRC/DST_WRAP_SIZE) — EALLOW protected)
........
11.8.17
Source/Destination Wrap Count Register (SCR/DST_WRAP_COUNT)
..............................