69
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Tables
15-31. Register Bits Used to Set the Receive Data Delay
.................................................................
15-32. Register Bits Used to Set the Receive Sign-Extension and Justification Mode
.................................
15-33. Example: Use of RJUST Field With 12-Bit Data Value ABCh
.....................................................
15-34. Example: Use of RJUST Field With 20-Bit Data Value ABCDEh
.................................................
15-35. Register Bits Used to Set the Receive Interrupt Mode
.............................................................
15-36. Register Bits Used to Set the Receive Frame Synchronization Mode
..........................................
15-37. Select Sources to Provide the Receive Frame-Synchronization Signal and the Effect on the FSR Pin
.....
15-38. Register Bit Used to Set Receive Frame-Synchronization Polarity
...............................................
15-39. Register Bits Used to Set the SRG Frame-Synchronization Period and Pulse Width
.........................
15-40. Register Bits Used to Set the Receive Clock Mode
...............................................................
15-41. Receive Clock Signal Source Selection
..............................................................................
15-42. Register Bit Used to Set Receive Clock Polarity
....................................................................
15-43. Register Bits Used to Set the Sample Rate Generator (SRG) Clock Divide-Down Value
.....................
15-44. Register Bit Used to Set the SRG Clock Synchronization Mode
.................................................
15-45. Register Bits Used to Set the SRG Clock Mode (Choose an Input Clock)
......................................
15-46. Register Bits Used to Set the SRG Input Clock Polarity
...........................................................
15-47. Register Bits Used to Place Transmitter in Reset Field Descriptions
............................................
15-48. Register Bit Used to Enable/Disable the Digital Loopback Mode
.................................................
15-49. Receive Signals Connected to Transmit Signals in Digital Loopback Mode
....................................
15-50. Register Bits Used to Enable/Disable the Clock Stop Mode
......................................................
15-51. Effects of CLKSTP, CLKXP, and CLKRP on the Clock Scheme
.................................................
15-52. Register Bits Used to Enable/Disable Transmit Multichannel Selection
.........................................
15-53. Register Bit Used to Choose 1 or 2 Phases for the Transmit Frame
............................................
15-54. Register Bits Used to Set the Transmit Word Length(s)
...........................................................
15-55. Register Bits Used to Set the Transmit Frame Length
.............................................................
15-56. How to Calculate Frame Length
.......................................................................................
15-57. Register Bit Used to Enable/Disable the Transmit Frame-Synchronization Ignore Function
.................
15-58. Register Bits Used to Set the Transmit Companding Mode
.......................................................
15-59. Register Bits Used to Set the Transmit Data Delay
................................................................
15-60. Register Bit Used to Set the Transmit DXENA (DX Delay Enabler) Mode
......................................
15-61. Register Bits Used to Set the Transmit Interrupt Mode
............................................................
15-62. Register Bits Used to Set the Transmit Frame-Synchronization Mode
..........................................
15-63. How FSXM and FSGM Select the Source of Transmit Frame-Synchronization Pulses
.......................
15-64. Register Bit Used to Set Transmit Frame-Synchronization Polarity
..............................................
15-65. Register Bits Used to Set SRG Frame-Synchronization Period and Pulse Width
..............................
15-66. Register Bit Used to Set the Transmit Clock Mode
.................................................................
15-67. How the CLKXM Bit Selects the Transmit Clock and the Corresponding Status of the MCLKX pin
.........
15-68. Register Bit Used to Set Transmit Clock Polarity
...................................................................
15-69. McBSP Emulation Modes Selectable with FREE and SOFT Bits of SPCR2
....................................
15-70. Reset State of Each McBSP Pin
......................................................................................
15-71. McBSP Register Summary
.............................................................................................
15-72. Serial Port Control 1 Register (SPCR1) Field Descriptions
.......................................................
15-73. Serial Port Control 2 Register (SPCR2) Field Descriptions
........................................................
15-74. Receive Control Register 1 (RCR1) Field Descriptions
............................................................
15-75. Frame Length Formula for Receive Control 1 Register (RCR1)
..................................................
15-76. Receive Control Register 2 (RCR2) Field Descriptions
............................................................
15-77. Frame Length Formula for Receive Control 2 Register (RCR2)
..................................................
15-78. Transmit Control 1 Register (XCR1) Field Descriptions
...........................................................
15-79. Frame Length Formula for Transmit Control 1 Register (XCR1)
.................................................