SSI Registers
1472
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Synchronous Serial Interface (SSI)
20.5.2.10 SSIDMACTL Register (Offset = 24h) [reset = 0h]
SSIDMACTL is shown in
and described in
Return to the
SSI DMA Control
Figure 20-19. SSIDMACTL Register
31
30
29
28
27
26
25
24
RESERVED
R-0h
23
22
21
20
19
18
17
16
RESERVED
R-0h
15
14
13
12
11
10
9
8
RESERVED
R-0h
7
6
5
4
3
2
1
0
RESERVED
TXDMAE
RXDMAE
R-0h
R/W-0h
R/W-0h
Table 20-13. SSIDMACTL Register Field Descriptions
Bit
Field
Type
Reset
Description
31-2
RESERVED
R
0h
Reserved
1
TXDMAE
R/W
0h
Transmit DMA Enable
Value Description
0 uDMA for the transmit FIFO is disabled.
1 uDMA for the transmit FIFO is enabled.
Reset type: PER.RESET
0
RXDMAE
R/W
0h
Receive DMA Enable
Value Description
0 uDMA for the receive FIFO is disabled.
1 uDMA for the receive FIFO is enabled.
Reset type: PER.RESET