48
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
20-26. SSIPeriphID7 Register
..................................................................................................
20-27. SSIPeriphID0 Register
..................................................................................................
20-28. SSIPeriphID1 Register
..................................................................................................
20-29. SSIPeriphID2 Register
..................................................................................................
20-30. SSIPeriphID3 Register
..................................................................................................
20-31. SSIPCellID0 Register
...................................................................................................
20-32. SSIPCellID1 Register
...................................................................................................
20-33. SSIPCellID2 Register
...................................................................................................
20-34. SSIPCellID3 Register
...................................................................................................
21-1.
UART Module Block Diagram
.........................................................................................
21-2.
UART Character Frame
................................................................................................
21-3.
IrDA Data Modulation
...................................................................................................
21-4.
LIN Message
.............................................................................................................
21-5.
LIN Synchronization Field
..............................................................................................
21-6.
UART and SCI Connections for Loopback Mode
...................................................................
21-7.
UART Data Register (UARTDR)
.....................................................................................
21-8.
UART Receive Status Register (UARTRSR/UARTECR)
.........................................................
21-9.
UART Receive Status/Error Clear Register (UARTRSR/UARTECR)
...........................................
21-10. UART Flag Register (UARTFR)
......................................................................................
21-11. UART IrDA Low-Power Register (UARTILPR)
.....................................................................
21-12. UART Integer Baud-Rate Divisor Register (UARTIBRD)
.........................................................
21-13. UART Fractional Baud-Rate Divisor Register (UARTFBRD)
.....................................................
21-14. UART Line Control Register (UARTLCRH)
.........................................................................
21-15. UART Control (UARTCTL) Register
..................................................................................
21-16. UART Interrupt FIFO Level Select (UARTIFLS) Register
..........................................................
21-17. UART Interrupt Mask (UARTIM) Register
............................................................................
21-18. UART Raw Interrupt Status (UARTRIS) Register
...................................................................
21-19. UART Masked Interrupt Status (UARTMIS) Register
..............................................................
21-20. UART Interrupt Clear (UARTICR) Register
..........................................................................
21-21. UART DMA Control (UARTDMACTL) Register
.....................................................................
21-22. UART LIN Control (UARTLCTL) Register
............................................................................
21-23. UART LIN Snap Shot (UARTLSS) Register
.........................................................................
21-24. UART LIN Timer (UARTLTIM) Register
..............................................................................
21-25. UART Peripheral Identification 4 (UARTPeriphID4) Register
.....................................................
21-26. UART Peripheral Identification 5 (UARTPeriphID5) Register
.....................................................
21-27. UART Peripheral Identification 6 (UARTPeriphID6) Register
.....................................................
21-28. UART Peripheral Identification 7 (UARTPeriphID7) Register
.....................................................
21-29. UART Peripheral Identification 0 (UARTPeriphID0) Register
.....................................................
21-30. UART Peripheral Identification 1 (UARTPeriphID1) Register
.....................................................
21-31. UART Peripheral Identification 2 (UARTPeriphID2) Register
.....................................................
21-32. UART Peripheral Identification 3 (UARTPeriphID3) Register
.....................................................
21-33. UART PrimeCell Identification 0 (UARTPCellID0) Register
.......................................................
21-34. UART PrimeCell Identification 1 (UARTPCellID1) Register
.......................................................
21-35. UART PrimeCell Identification 2 (UARTPCellID2) Register
.......................................................
21-36. UART PrimeCell Identification 3 (UARTPCellID3) Register
.......................................................
22-1.
I2C Block Diagram
......................................................................................................
22-2.
I2C Bus Configuration
..................................................................................................
22-3.
START and STOP Conditions
.........................................................................................
22-4.
Complete Data Transfer with a 7-Bit Address
.......................................................................