Register Descriptions
1518
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Universal Asynchronous Receivers/Transmitters (UARTs)
21.7.21 UART Peripheral Identification 7 (UARTPeriphID7), offset 0xFDC
The UARTPeriphIDn registers are hard-coded and the fields within the registers determine the reset
values.
Figure 21-28. UART Peripheral Identification 7 (UARTPeriphID7) Register
31
8
7
0
Reserved
PID7
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 21-23. UART Peripheral Identification 7 (UARTPeriphID7) Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7-0
PID7
UART Peripheral ID Register [31:24]
Can be used by software to identify the presence of this peripheral.
21.7.22 UART Peripheral Identification 0 (UARTPeriphID0), offset 0xFE0
The UARTPeriphIDn registers are hard-coded and the fields within the registers determine the reset
values.
Figure 21-29. UART Peripheral Identification 0 (UARTPeriphID0) Register
31
8
7
0
Reserved
PID0
R-0
R-0x60
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 21-24. UART Peripheral Identification 0 (UARTPeriphID0) Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7-0
PID0
UART Peripheral ID Register [7:0]
Can be used by software to identify the presence of this peripheral.
21.7.23 UART Peripheral Identification 1 (UARTPeriphID1), offset 0xFE4
The UARTPeriphIDn registers are hard-coded and the fields within the registers determine the reset
values.
Figure 21-30. UART Peripheral Identification 1 (UARTPeriphID1) Register
31
8
7
0
Reserved
PID1
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 21-25. UART Peripheral Identification 1 (UARTPeriphID1) Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7-0
PID1
UART Peripheral ID Register [15:8]
Can be used by software to identify the presence of this peripheral.