RAM Control Module Registers
508
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.3.2
Lx SHRAM Configuration Register 1 (LxSRCR1)
Figure 5-45. Lx SHRAM Configuration Register 1 (LxSRCR1)
31
16
Reserved
R-0
15
11
10
9
8
Reserved
CPUWRPROTL
3
DMAWRPROT
L3
FETCHPROTL
3
R-0
R/W-0
R/W-0
R/W-0
7
3
2
1
0
Reserved
CPUWRPROT
C2
DMAWRPROT
C2
FETCHPROTC
2
R-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-54. Lx SHRAM Configuration Register 1 (LxSRCR1) Field Descriptions
Bit
Field
Value
Description
31-11
Reserved
Reserved
10
CPUWRPROTL3
CPU Write Protection L3
0
C28x CPU write allowed to L3 RAM block.
1
C28x CPU write not allowed to L3 RAM block.
9
DMAWRPROTL3
DMA Write Protection L3
0
C28x DMA write allowed to L3 RAM block.
1
C28x DMA write not allowed to L3 RAM block.
8
FETCHPROTL3
CPU Fetch Protection L3
0
C28x CPU Fetch allowed from L3 RAM block.
1
C28x CPU Fetch not allowed from L3 RAM block.
7-3
Reserved
Reserved
2
CPUWRPROTC2
CPU Write Protection L2
0
C28x CPU write allowed to L2 RAM block.
1
C28x CPU write not allowed to L2 RAM block.
1
DMAWRPROTC2
DMA Write Protection L2
0
C28x DMA write allowed to L2 RAM block.
1
C28x DMA write not allowed to L2 RAM block.
0
FETCHPROTC2
CPU Fetch Protection L2
0
C28x CPU Fetch allowed from L2 RAM block.
1
C28x CPU Fetch not allowed from L2 RAM block.