C28 General-Purpose Input/Output (GPIO)
395
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
Table 4-44. GPIOA MUX
Default at Reset
Primary I/O Function
Peripheral Selection
Peripheral Selection 2
Peripheral Selection 3
GPAMUX1 Register Bits
(GPAMUX1 bits = 00)
(GPAMUX1 bits = 01)
(GPAMUX1 bits = 10)
(GPAMUX1 bits = 11)
1-0
GPIO0
EPWM1A (O)
Reserved
Reserved
3-2
GPIO1
EPWM1B (O)
ECAP6 (I/O)
Reserved
5-4
GPIO2
EPWM2A (O)
Reserved
Reserved
7-6
GPIO3
EPWM2B (O)
ECAP5 (I/O)
Reserved
9-8
GPIO4
EPWM3A (O)
Reserved
Reserved
11-10
GPIO5
EPWM3B (O)
MFSRA (I/O)
ECAP1 (O)
13-12
GPIO6
EPWM4A (O)
Reserved
EPWMSYNCO (O)
15-14
GPIO7
EPWM4B (O)
MCLKRA (I/O)
ECAP2 (O)
17-16
GPIO8
EPWM5A (O)
Reserved
ADCSOCAO (O)
19-18
GPIO9
EPWM5B (O)
Reserved
ECAP3 (O)
21-20
GPIO10
EPWM6A (O)
Reserved
ADCSOCBO (O)
23-22
GPIO11
EPWM6B (O)
Reserved
ECAP4 (O)
25-24
GPIO12
EPWM7A (O)
Reserved
Reserved
27-26
GPIO13
EPWM7B (O)
Reserved
Reserved
29-28
GPIO14
EPWM8A (O)
Reserved
Reserved
31-30
GPIO15
EPWM8B (O)
Reserved
Reserved
GPAMUX2 Register Bits
(GPAMUX2 bits = 00)
(GPAMUX2 bits = 01)
(GPAMUX2 bits = 10)
(GPAMUX2 bits = 11)
1-0
GPIO16
SPISIMOA (I/O)
Reserved
Reserved
3-2
GPIO17
SPISOMIA (I/O)
Reserved
Reserved
5-4
GPIO18
SPICLKA (I/O)
Reserved
Reserved
7-6
GPIO19
SPISTEA (I/O)
Reserved
Reserved
9-8
GPIO20
EQEP1A (I)
MDXA (O)
Reserved
11-10
GPIO21
EQEP1B (I)
MDRA (I)
Reserved
13-12
GPIO22
EQEP1S (I/O)
MCLKXA (I/O)
Reserved
15-14
GPIO23
EQEP1I (I/O)
MFSXA (I/O)
Reserved
17-16
GPIO24
ECAP1 (I/O)
EQEP2A (I)
Reserved
19-18
GPIO25
ECAP2 (I/O)
EQEP2B (I)
Reserved
21-20
GPIO26
ECAP3 (I/O)
EQEP2I (I/O)
Reserved
23-22
GPIO27
ECAP4 (I/O)
EQEP2S (I/O)
Reserved
25-24
GPIO28
SCIRXDA (I)
Reserved
Reserved
27-26
GPIO29
SCITXDA (O)
Reserved
Reserved
29-28
GPIO30
Reserved
Reserved
EPWM9A (O)
31-30
GPIO31
Reserved
Reserved
EPWM9B (O)
Note:
The word Reserved means that there is no peripheral assigned to this GPxMUX1/2 register setting. Should it be selected, the state of
the pin will be undefined and the pin may be driven. This selection is a reserved configuration for future expansion.