Conversion 0 (A)
13 ADC Clocks
Minimum
7 ADCCLKs
SOC0 (A/B)
ADCCLK
ADCRESULT 0
S/H Window Pulse to Core
ADCCTL1.INTPULSEPOS
ADCSOCFLG 1.SOC0
ADCINTFLG .ADCINTx
SOC2 (A/B)
9
22
24
37
19
ADCCLKs
2
0
Result 0 (A) Latched
Conversion 0 (B)
13 ADC Clocks
Minimum
7 ADCCLKs
ADCSOCFLG 1.SOC1
ADCSOCFLG 1.SOC2
ADCRESULT 1
Result 0 (B) Latched
Conversion 1 (A)
13 ADC Clocks
ADCRESULT 2
50
EOC0 Pulse
EOC1 Pulse
EOC2 Pulse
2 ADCCLKs
2 ADCCLKs
Analog Input B
SOC0 Sample
B Window
SOC2 Sample
B Window
Analog Input A
SOC0 Sample
A Window
SOC2 Sample
A Window
(A)
(A)
Comparator Block
938
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Analog Subsystem
Figure 10-52. Timing Example For Simultaneous Mode / Early Interrupt Pulse
A
Result 0 (A) and Result 0 (B) latched on their respective cycles does not include the additional cycles required for the
C28x and M3 subsystems to read the ADC result registers using the ACIB.
10.4
Comparator Block
The comparator module described in this reference guide is a true analog voltage comparator in the
VDDA domain. The analog portion of the block include the comparator, its inputs and outputs, and the
internal DAC reference. The digital circuits, referred to as the wrapper in this document, include the DAC
controls, interface to other on-chip logic, output qualification block, and the control signals.
10.4.1
Features
The comparator block can accommodate two external analog inputs or one external analog input using the
internal DAC reference for the other input. The output of the comparator can be passed asynchronously or
qualified and synchronized to the system clock period. The comparator output can be externally connected
to a GPIO in order to connect to an ePWM Trip Zone module.