Register Descriptions
1510
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Universal Asynchronous Receivers/Transmitters (UARTs)
21.7.11 UART Raw Interrupt Status (UARTRIS), offset 0x03C
The UARTRIS register is the raw interrupt status register. On a read, this register gives the current raw
status value of the corresponding interrupt. A write has no effect.
Figure 21-18. UART Raw Interrupt Status (UARTRIS) Register
31
30
29
28
27
26
25
24
Reserved
R-0
23
22
21
20
19
18
17
16
Reserved
R-0
15
14
13
12
11
10
9
8
LME5RIS
LME1RIS
LMSBRIS
Reserved
OERIS
BERIS
PERIS
R-0
R-0
R-0
R-0
R-0
R-0
7
6
5
4
3
0
FERIS
RTRIS
TXRIS
RXRIS
Reserved
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 21-13. UART Raw Interrupt Status (UARTRIS) Register Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
Reserved
15
LME5RIS
LIN Mode Edge 5 Raw Interrupt Status
This bit is cleared by writing a 1 to the LME5IC bit in the UARTICR register.
0
No interrupt
1
The timer value at the 5th falling edge of the LIN Sync Field has been captured.
14
LME1RIS
LIN Mode Edge 1 Raw Interrupt Status
This bit is cleared by writing a 1 to the LME1IC bit in the UARTICR register.
0
No interrupt
1
The timer value at the 1st falling edge of the LIN Sync Field has been captured.
13
LMSBRIS
LIN Mode Sync Break Raw Interrupt Status
This bit is cleared by writing a 1 to the LMSBIC bit in the UARTICR register.
0
No interrupt
1
A LIN Sync Break has been detected.
12-11
Reserved
Reserved
10
OERIS
UART Overrun Error Raw Interrupt Status
This bit is cleared by writing a 1 to the OEIC bit in the UARTICR register.
0
No interrupt
1
An overrun error has occurred.
9
BERIS
UART Break Error Raw Interrupt Status
This bit is cleared by writing a 1 to the BEIC bit in the UARTICR register.
0
No interrupt
1
A break error has occurred.
8
PERIS
UART Parity Error Raw Interrupt Status
This bit is cleared by writing a 1 to the PEIC bit in the UARTICR register.
0
No interrupt
1
A parity error has occurred.
7
FERIS
UART Framing Error Raw Interrupt Status
This bit is cleared by writing a 1 to the FEIC bit in the UARTICR register.
0
No interrupt
1
A framing error has occurred.