50
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
23-23. Interrupt Register (CAN INT) [offset = 0x10]
........................................................................
23-24. Test Register (CAN TEST) [offset = 0x14]
...........................................................................
23-25. Parity Error Code Register (CAN PERR) [offset = 0x1C]
..........................................................
23-26. Auto-Bus-On Time Register (CAN ABOTR) [offset = 0x80]
.......................................................
23-27. Transmission Request Register (CAN TXRQ) [offset = 0x88]
....................................................
23-28. New Data Register (CAN NWDAT) [offset = 0x9C]
.................................................................
23-29. Interrupt Pending Register (CAN INTPND) [offset = 0xB0]
........................................................
23-30. Message Valid Register (CAN MSGVAL) [offset = 0xC4]
.........................................................
23-31. Interrupt Multiplexer Register (CAN INTMUX) [offset = 0xD8]
....................................................
23-32. IF1 Command Registers (CAN IF1CMD) [offset = 0x100]
.........................................................
23-33. IF2 Command Registers (CAN IF2CMD) [offset = 0x120]
.........................................................
23-34. IF1 Mask Register (CAN IF1MSK) [offset = 0x104]
................................................................
23-35. IF2 Mask Register (CAN IF2MSK) [offset = 0x124]
................................................................
23-36. IF1 Arbitration Register (CAN IF1ARB) [offset = 0x108]
...........................................................
23-37. IF2 Arbitration Register (CAN IF2ARB) [offset = 0x128]
...........................................................
23-38. IF1 Message Control Register (CAN IF1MCTL) [offset = 0x10C]
.................................................
23-39. IF2 Message Control Register (CAN IF2MCTL) [offset = 0x12C]
.................................................
23-40. IF1 Data A Register (CAN IF1DATA) [offset = 0x110]
.............................................................
23-41. IF1 Data B Register (CAN IF1DATB) [offset = 0x114]
.............................................................
23-42. IF2 Data A Register (CAN IF2DATA) [offset = 0x130]
.............................................................
23-43. IF2 Data B Register (CAN IF2DATB) [offset = 0x134]
.............................................................
23-44. IF3 Observation Register (CAN IF3OBS) [offset = 0x140]
.........................................................
23-45. IF3 Mask Register (CAN IF3MSK) [offset = 0x144]
................................................................
23-46. IF3 Arbitration Register (CAN IF3ARB) [offset = 0x148]
...........................................................
23-47. IF3 Message Control Register (CAN IF3MCTL) [offset = 0x14C]
.................................................
23-48. IF3 Data A Register (CAN IF3DATA) [offset = 0x150]
.............................................................
23-49. IF3 Data A Register (CAN IF3DATB) [offset = 0x154]
.............................................................
23-50. IF3 Update Enable Register (CAN IF3UPD) [offset = 0x160]
.....................................................
24-1.
Cortex-M3 Processor Block Diagram
.................................................................................
24-2.
Cortex-M3 Register Set
................................................................................................
24-3.
Cortex General-Purpose Registers 0-12 (R0-R12)
.................................................................
24-4.
Stack Pointer Register (SP)
............................................................................................
24-5.
Link Register
.............................................................................................................
24-6.
Program Counter Register
.............................................................................................
24-7.
Program Status Register (PSR)
.......................................................................................
24-8.
Priority Mask Register (PRIMASK)
....................................................................................
24-9.
Fault Mask Register (FAULTMASK)
..................................................................................
24-10. Base Priority Mask Register (BASEPRI)
.............................................................................
24-11. Control Register (CONTROL)
.........................................................................................
24-12. Bit-Band Mapping
.......................................................................................................
24-13. Data Storage
.............................................................................................................
24-14. Exception Stack Frame
................................................................................................
25-1.
SRD Use Example
......................................................................................................
25-2.
SysTick Control and Status Register (STCTRL)
....................................................................
25-3.
SysTick Reload Value Register (STRELOAD)
......................................................................
25-4.
SysTick Current Value Register (STCURRENT)
....................................................................
25-5.
Interrupt 0-31 Set Enable (EN0) Register
............................................................................
25-6.
Interrupt 32-63 Set Enable 1 (EN1) Register
........................................................................
25-7.
Interrupt 64-95 Set Enable 2 (EN2) Register
........................................................................