Register Descriptions
1347
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Universal Serial Bus (USB) Controller
Table 18-11. USB Receive Interrupt Register (USBRXIE) Field Descriptions (continued)
Bit
Field
Value
Description
5
EP5
RX Endpoint 5 Interrupt Enable
0
The EP5 receive interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the EP5 bit in the USBRXIS register is set.
4
EP4
RX Endpoint 4 Interrupt Enable
0
The EP4 receive interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the EP4 bit in the USBRXIS register is set.
3
3P3
RX Endpoint 3 Interrupt Enable
0
The EP3 receive interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the EP3 bit in the USBRXIS register is set.
2
EP2
RX Endpoint 2 Interrupt Enable
0
The EP2 receive interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the EP2 bit in the USBRXIS register is set.
1
EP1
RX Endpoint 1 Interrupt Enable
0
The EP1 receive interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the EP1 bit in the USBRXIS register is set.
0
Reserved
0
Reserved