µDMA Register Descriptions
1225
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Micro Direct Memory Access ( µDMA)
Table 16-41. DMA Peripheral Identification 3 (DMAPeriphID3) Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7-0
PID3
µDMA Peripheral ID Register [31:24]
Can be used by software to identify the presence of this peripheral.
16.7.27 DMA Peripheral Identification 4 (DMAPeriphID4), offset 0xFD0
The DMAPeriphIDn registers are hard-coded, and the fields within the registers determine the reset
values.
Figure 16-36. DMA Peripheral Identification 4 (DMAPeriphID4) Register
31
8
7
0
Reserved
PID4
R-0
R-04
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 16-42. DMA Peripheral Identification 4 (DMAPeriphID4) Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7-0
PID4
µDMA Peripheral ID Register
Can be used by software to identify the presence of this peripheral.
16.7.28 DMA PrimeCell Identification 0 (DMAPCellID0), offset 0xFF0
The DMAPCellIDn registers are hard-coded, and the fields within the registers determine the reset values.
Figure 16-37. DMA PrimeCell Identification 0 (DMAPCellID0) Register
31
8
7
0
Reserved
CID0
R-0
R-0D
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 16-43. DMA PrimeCell Identification 0 (DMAPCellID0) Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7-0
CID0
µDMA PrimeCell ID Register [7:0]
Provides software a standard cross-peripheral identification system.
16.7.29 DMA PrimeCell Identification 1 (DMAPCellID1), offset 0xFF4
The DMAPCellIDn registers are hard-coded, and the fields within the registers determine the reset values.
Figure 16-38. DMA PrimeCell Identification 1 (DMAPCellID1) Register
31
8
7
0
Reserved
CID1
R-0
R-F0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset