22
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Contents
25.6.7
Configuration and Control (CFGCTRL) Register, offset 0xD14
.........................................
25.6.8
System Handler Priority 1 (SYSPRI1) Register, offset 0xD18
..........................................
25.6.9
System Handler Priority 2 (SYSPRI2) Register, offset 0xD1C
..........................................
25.6.10
System Handler Priority 3 (SYSPRI3) Register, offset 0xD20
.........................................
25.6.11
System Handler Control and State (SYSHNDCTRL) Register, offset 0xD24
........................
25.6.12
Configurable Fault Status (FAULTSTAT) Register, offset 0xD28
.....................................
25.6.13
Hard Fault Status (HFAULTSTAT) Register, offset 0xD2C
............................................
25.6.14
Memory Management Fault Address (MMADDR) Register, offset 0xD34
...........................
25.6.15
Bus Fault Address (FAULTADDR) Register, offset 0xD38
.............................................
25.7
Memory Protection Unit (MPU) Register Descriptions
.............................................................
25.7.1
MPU Type (MPUTYPE) Register, offset 0xD90
...........................................................
25.7.2
MPU Control (MPUCTRL) Register, offset 0xD94
........................................................
25.7.3
MPU Region Number (MPUNUMBER) Register, offset 0xD98
.........................................
25.7.4
MPU Region Base Address (MPUBASE) Register, Offset 0xD9c-0xDB4
............................
25.7.5
MPU Region Attribute and Size (MPUATTR) Register, offset 0xDA0-DB8
...........................
Revision History
......................................................................................................................