System Control Registers
170
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-38. System Control, Configuration Registers Address Map (continued)
Register
Acronym
Register
Description
Size (x8)
C28
Offset
(x16)
M3 Offset
(x8)
C28
Protectio
n
M3
Protection
Reset Source
Read
Only
USER_SWRE
G1
General purpose
register for software
use
2
0x13
EALLOW
XRS
USER_SWRE
G2
General purpose
register for software
use
2
0x14
EALLOW
XRS
PCLKCR2
Peripheral Clock
Control Register2
2
0x19
EALLOW
C28SYSRST
CLKCTL
C28 CPU Timer 2
Clock Configuration
Register
2
0x12
EALLOW
XRS
PCLKCR2
C28 Peripheral Clock
Control Register 2
2
0X19
EALLOW
C28SYSRST
HISPCP
C28 High-Speed
Clock Prescaler
Register
2
0X1A
EALLOW
C28SYSRST
LOSPCP
C28 Low-Speed
Clock Prescaler
Register
2
0X1B
EALLOW
C28SYSRST
PCLKCR0
C28 Peripheral Clock
Control Register 0
2
0X1C
EALLOW
C28SYSRST
PCLKCR1
C28 Peripheral Clock
Control Register 1
2
0X1D
EALLOW
C28SYSRST
LPMCR0
C28 LPM Control
Register 0
2
0X1E
EALLOW
C28SYSRST
PCLKCR3
C28 Peripheral Clock
Control Register 3
2
0X20
EALLOW
C28SYSRST
CWIR
C28 Wait-In-Reset
Register
2
0X2B
EALLOW
XRS
Control Subsystem NMI
Configuration Registers:
0x7060
CNMICFG
C28 NMI
Configuration
Register
2
0x00
EALLOW
XRS
CNMIFLG
C28 NMI Flag
Register
2
0x01
C28SYSRST
CNMIFLGCLR
C28 NMI Flag Clear
Register
2
0x02
EALLOW
C28SYSRST
CNMIFLGFRC
C28 NMI Flag Force
Register
2
0x03
EALLOW
C28SYSRST
CNMIWDCNT
C28 NMI Watchdog
Counter Register
2
0x04
EALLOW
C28SYSRST
CNMIWDPRD
C28 NMI Watchdog
Period Register
2
0x05
EALLOW
C28SYSRST
Control Susbystem XINT Registers
0x7070
XINT1CR
C28 XINT1
Configuration
Register
2
0x00
C28SYSRST
XINT2CR
C28 XINT2
Configuration
Register
2
0x01
C28SYSRST
XINT3CR
C28 XINT3
Configuration
Register
2
0x02
C28SYSRST
XINT1CTR
C28 XINT1 Counter
Register
2
0x08
C28SYSRST
XINT2CTR
C28 XINT2 Counter
Register
2
0x09
C28SYSRST
XINT3CTR
C28 XINT3 Counter
Register
2
0x0A
C28SYSRST
Master Subsystem CSM
Configuration Registers
0x400F:
B400