Register Descriptions
1513
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Universal Asynchronous Receivers/Transmitters (UARTs)
Table 21-14. UART Masked Interrupt Status (UARTMIS) Register Field Descriptions (continued)
Bit
Field
Value
Description
6
RTMIS
UART Receive Time-Out Masked Interrupt Status
This bit is cleared by writing a 1 to the RTIC bit in the UARTICR register.
0
An interrupt has not occurred or is masked.
1
An unmasked interrupt was signaled due to a receive time out.
5
TXMIS
UART Transmit Masked Interrupt Status
This bit is cleared by writing a 1 to the TXIC bit in the UARTICR register.
0
An interrupt has not occurred or is masked.
1
An unmasked interrupt was signaled due to passing through the specified transmit FIFO level (if the
EOT bit is clear) or due to the transmission of the last data bit (if the EOT bit is set).
4
RXMIS
UART Receive Masked Interrupt Status
This bit is cleared by writing a 1 to the RXIC bit in the UARTICR register.
0
An unmasked interrupt was signaled due to passing through the specified receive FIFO level. An
interrupt has not occurred or is masked.
1
3-0
Reserved
Reserved