RAM Control Module Registers
493
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
Table 5-26. M3 Sx RAM INITDONE Register 1 (MSxRINITDONE1) Field Descriptions (continued)
Bit
Field
Value
Description
4
RAMINITDONES2
RAM Initialization Process Status when RAMINIT is Set for S2 RAM Block
0
RAM initialization is not finished for S2 RAM block.
1
RAM initialization is done for S2 RAM block. S2 RAM can be accessed by M3 CPU/µDMA
or C28x CPU/DMA.
This status bit gets cleared when the RAMINIT bit is set for S2 RAM block.
3
Reserved
Reserved
2
RAMINITDONES1
RAM Initialization Process Status when RAMINIT is Set for S1 RAM Block
0
RAM initialization is not finished for S1 RAM block.
1
RAM initialization is done for S1 RAM block. S1 RAM can be accessed by M3 CPU/µDMA
or C28x CPU/DMA.
This status bit gets cleared when the RAMINIT bit is set for S1 RAM block.
1
Reserved
Reserved
0
RAMINITDONES0
RAM Initialization Process Status when RAMINIT is Set for S0 RAM Block
0
RAM initialization is not finished for S0 RAM block.
1
RAM initialization is done for S0 RAM block. S0 RAM can be accessed by M3 CPU/µDMA
or C28x CPU/DMA.
This status bit gets cleared when the RAMINIT bit is set for S0 RAM block.