Analog-to-Digital Converter (ADC)
923
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Analog Subsystem
Table 10-21. ADC SOC0 - SOC15 Control Registers (ADCSOCxCTL) Register Field
Descriptions (continued)
Bit
Field
Value
Description
9-6
CHSEL
SOCx Channel Select. Selects the channel to be converted when SOCx is received by the ADC.
Sequential Sampling Mode (SIMULENx = 0):
0h
ADCINA0
1h
ADCINA1
2h
ADCINA2
3h
ADCINA3
4h
ADCINA4
5h
ADCINA5
6h
ADCINA6
7h
ADCINA7
8h
ADCINB0
9h
ADCINB1
Ah
ADCINB2
Bh
ADCINB3
Ch
ADCINB4
Dh
ADCINB5
Eh
ADCINB6
Fh
ADCINB7
Simultaneous Sampling Mode (SIMULENx = 1):
0h
ADCINA0/ADCINB0 pair
1h
ADCINA1/ADCINB1 pair
2h
ADCINA2/ADCINB2 pair
3h
ADCINA3/ADCINB3 pair
4h
ADCINA4/ADCINB4 pair
5h
ADCINA5/ADCINB5 pair
6h
ADCINA6/ADCINB6 pair
7h
ADCINA7/ADCINB7 pair
8h
Invalid selection.
9h
Invalid selection.
Ah
Invalid selection.
Bh
Invalid selection.
Ch
Invalid selection.
Dh
Invalid selection.
Eh
Invalid selection.
Fh
Invalid selection.