System Control Registers
196
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
1.13.3.6 Software Reset Control 1 (SRCR1) Register
NOTE:
Writes to this register are masked by the DC2 register.
Putting the module into reset and bringing it out of reset is done by software. When a
particular bit is set, the module goes into reset and to bring the module out of reset, software
has to again write a '0' explicitly to the register.
Figure 1-55. Software Reset Control 1 (SRCR1) Register
31
30
29
24
Reserved
EPI
Reserved
R-0
R/W-0
R-0
23
22
21
20
19
18
17
16
Reserved
TIMER3
TIMER2
TIMER1
TIMER0
R-0
R/W-0
R/W-0:0
R/W-0
R/W-0
15
14
13
12
11
10
9
8
Reserved
I2C1
Reserved
I2C0
Reserved
R-0
R/W-0
R-0
R/W-0
R-0
7
6
5
4
3
2
1
0
SSI3
SSI2
SSI1
SSI0
UART3
UART2
UART1
UART0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-66. Software Reset Control 1 (SRCR1) Register Field Descriptions
Bit
Field
Value
Description
31
Reserved
Reserved
30
EPI
EPI S/W Reset Control
When this bit is set, EPI module is reset. All internal data is lost and the registers are returned to
their reset states. This bit must be manually cleared after being set.
29-20
Reserved
Reserved
19
TIMER3
TIMER3 S/W Reset Control
When this bit is set, GPT3 is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
18
TIMER2
TIMER2 S/W Reset Control
When this bit is set, GPT2 is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
17
TIMER1
TIMER1 S/W Reset Control
When this bit is set, GPT1 is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
16
TIMER0
TIMER0 S/W Reset Control
When this bit is set, GPT0 is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
15
Reserved
Reserved
14
I2C1
I2C1 S/W Reset Control
When this bit is set, I2C1 is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
13
Reserved
Reserved
12
I2C0
I2C0 S/W Reset Control
When this bit is set, I2C0 is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.
11-8
Reserved
Reserved
7
SSI3
SSI3 S/W Reset Control
When this bit is set, SSI3 is reset. All internal data is lost and the registers are returned to their
reset states. This bit must be manually cleared after being set.