RAM Control Module Registers
504
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.2.19 Master Access Violation Flag Clear Register (MMAVCLR)
Figure 5-37. Master Access Violation Flag Clear Register (MMAVCLR)
31
16
Reserved
R-0
15
3
2
1
0
Reserved
CPUWRITE
DMAWRITE
CPUFETCH
R-0
R=0/W=1-0
R=0/W=1-0
R=0/W=1-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-46. Master Access Violation Flag Clear Register (MMAVCLR) Field Descriptions
Bit
Field
Value
Description
31-3
Reserved
Reserved
2
CPUWRITE
Master CPU Write Access Violation Clear
0
No effect.
1
Clears the corresponding master CPU write access violation flag.
1
DMAWRITE
Master DMA Write Access Violation Clear
0
No effect.
1
Clears the corresponding master DMA write access violation flag.
0
CPUFETCH
Master CPU Fetch Access Violation Clear
0
No effect.
1
Clears the corresponding master CPU fetch access violation flag.
5.2.2.20 Non-Master CPU Write Access Violation Address Register (MNMWRAVADDR)
Figure 5-38. Non-Master CPU Write Access Violation Address Register (MNMWRAVADDR)
31
0
NMCPUWRAVADDR
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-47. Non-Master CPU Write Access Violation Address Register (MNMWRAVADDR) Field
Descriptions
Bit
Field
Value
Description
31-0
NMCPUWRAVADDR
Non-Master CPU Write Access Violation Address
This holds the address at which M3 CPU attempted a write access and the non-master
CPU write access violation occurred.