18
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Contents
21.7.10
UART Interrupt Mask (UARTIM) Register, offset 0x038
................................................
21.7.11
UART Raw Interrupt Status (UARTRIS), offset 0x03C
.................................................
21.7.12
UART Masked Interrupt Status (UARTMIS), offset 0x040
.............................................
21.7.13
UART Interrupt Clear (UARTICR), offset 0x044
.........................................................
21.7.14
UART DMA Control (UARTDMACTL), offset 0x048
....................................................
21.7.15
UART LIN Control (UARTLCTL), offset 0x090
..........................................................
21.7.16
UART LIN Snap Shot (UARTLSS), offset 0x094
........................................................
21.7.17
UART LIN Timer (UARTLTIM), offset 0x098
.............................................................
21.7.18
UART Peripheral Identification 4 (UARTPeriphID4), offset 0xFD0
....................................
21.7.19
UART Peripheral Identification 5 (UARTPeriphID5), offset 0xFD4
....................................
21.7.20
UART Peripheral Identification 6 (UARTPeriphID6), offset 0xFD8
....................................
21.7.21
UART Peripheral Identification 7 (UARTPeriphID7), offset 0xFDC
...................................
21.7.22
UART Peripheral Identification 0 (UARTPeriphID0), offset 0xFE0
....................................
21.7.23
UART Peripheral Identification 1 (UARTPeriphID1), offset 0xFE4
....................................
21.7.24
UART Peripheral Identification 2 (UARTPeriphID2), offset 0xFE8
....................................
21.7.25
UART Peripheral Identification 3 (UARTPeriphID3), offset 0xFEC
...................................
21.7.26
UART PrimeCell Identification 0 (UARTPCellID0), offset 0xFF0
......................................
21.7.27
UART PrimeCell Identification 1 (UARTPCellID1), offset 0xFF4
......................................
21.7.28
UART PrimeCell Identification 2 (UARTPCellID2), offset 0xFF8
......................................
21.7.29
UART PrimeCell Identification 3 (UARTPCellID3), offset 0xFFC
.....................................
22
M3 Inter-Integrated Circuit (I2C) Interface
...........................................................................
22.1
Introduction
...............................................................................................................
22.2
I2C Block Diagram
......................................................................................................
22.3
Functional Description
..................................................................................................
22.3.1
I2C Bus Functional Overview
................................................................................
22.3.2
Available Speed Modes
......................................................................................
22.3.3
Interrupts
.......................................................................................................
22.3.4
Loopback Operation
..........................................................................................
22.3.5
Command Sequence Flow Charts
..........................................................................
22.4
Initialization and Configuration
.........................................................................................
22.5
Register Map
.............................................................................................................
22.6
Register Descriptions
...................................................................................................
22.6.1
I2C Master Slave Address (I2CMSA), offset 0x000
......................................................
22.6.2
I2C Master Control/Status (I2CMCS), offset 0x004
......................................................
22.6.3
I2C Master Data (I2CMDR), offset 0x008
..................................................................
22.6.4
I2C Master Timer Period (I2CMTPR), offset 0x00C
......................................................
22.6.5
I2C Master Interrupt Mask (I2CMIMR), offset 0x010
.....................................................
22.6.6
I2C Master Raw Interrupt Status (I2CMRIS), offset 0x014
..............................................
22.6.7
I2C Master Masked Interrupt Status (I2CMMIS), offset 0x018
..........................................
22.6.8
I2C Master Interrupt Clear (I2CMICR), offset 0x01C
.....................................................
22.6.9
I2C Master Configuration (I2CMCR), offset 0x020
.......................................................
22.7
Register Descriptions (I2C Slave)
.....................................................................................
22.7.1
I2C Slave Own Address (I2CSOAR), offset 0x800
.......................................................
22.7.2
I2C Slave Control/Status (I2CSCSR), offset 0x804
......................................................
22.7.3
I2C Slave Data (I2CSDR), offset 0x808
....................................................................
22.7.4
I2C Slave Interrupt Mask (I2CSIMR), offset 0x80C
.......................................................
22.7.5
I2C Slave Raw Interrupt Status (I2CSRIS), offset 0x810
................................................
22.7.6
I2C Slave Masked Interrupt Status (I2CSMIS), offset 0x814
............................................
22.7.7
I2C Slave Interrupt Clear (I2CSICR), offset 0x818
.......................................................
23
M3 Controller Area Network (CAN)
....................................................................................
23.1
Overview
.................................................................................................................
23.1.1
Features
.......................................................................................................
23.1.2
Functional Description
.......................................................................................