RAM Control Module Registers
501
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.2.14 M3 Corrected Error Threshold Exceeded Flag Clear Register (MCECLR)
Figure 5-32. M3 Corrected Error Threshold Exceeded Flag Clear Register (MCECLR)
31
1
0
Reserved
MCECLR
R-0
R/W=1-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-41. M3 Corrected Error Threshold Exceeded Flag Clear Register (MCECLR) Field
Descriptions
Bit
Field
Value
Description
31-1
Reserved
Reserved
0
MCECLR
M3 Corrected Error Threshold Reached Error Flag Clear. Any reads to this bit will return a 0.
Writing a 1 to this bit clears the M3 corrected error threshold reached flag.
It will also clear the MCECNTR register.
5.2.2.15 M3 Single Error Interrupt Enable Register (MCEIE)
Figure 5-33. M3 Single Error Interrupt Enable Register (MCEIE)
31
1
0
Reserved
MCEIE
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-42. M3 Single Error Interrupt Enable Register (MCEIE) Field Descriptions
Bit
Field
Value
Description
31-1
Reserved
Reserved
0
MCEIE
M3 CPU/µDMA Correctable Error Interrupt Enable
0
Correctable error interrupt is not generated even though the MCEFLG flag is set.
1
Correctable error interrupt is generated when the MCEFLG flag is set.