RAM Control Module Registers
525
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.4.8
C28x Corrected Error Counter Register (CCECNTR)
Figure 5-63. C28x Corrected Error Counter Register (CCECNTR)
31
16 15
0
Reserved
CCECNTR
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-72. C28x Corrected Error Counter Register (CCECNTR) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
Reserved
15-0
CCECNTR
C28x CPU/DMA Corrected Error Counter
In case of an error that has been corrected during C28x CPU or DMA reads, this counter
increments by 1. After increment, if this counter value becomes equal to the value configured in the
CCETRES register, correctable error interrupt gets generated if it is enabled in the CCEIE register.
Note:
Writing a value equal to the CCETRES generates an interrupt and sets the CCEFLG.
5.2.4.9
C28x Corrected Error Threshold Register (CCETRES)
Figure 5-64. C28x Corrected Error Threshold Register (CCETRES)
31
16 15
0
Reserved
CCETRES
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-73. C28x Corrected Error Threshold Register (CCETRES) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
Reserved
15-0
CCETRES
C28x CPU/DMA Corrected Error Threshold Value
If CCECNTR = CCETRES, correctable error interrupt gets generated if it is enabled in the CCEIE
register.