System Control Registers
172
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-38. System Control, Configuration Registers Address Map (continued)
Register
Acronym
Register
Description
Size (x8)
C28
Offset
(x16)
M3 Offset
(x8)
C28
Protectio
n
M3
Protection
Reset Source
Read
Only
µCRCRES
µCRC Result
Register
4
0x8
M3SYSRST
Master Subsystem IPC Registers
0x4E00
0x400F:B7
00
CTOMIPCACK
C28 to M3 core IPC
request acknowledge
register
4
0x00
C28SYSRST,
SRXRST
CTOMIPCSTS
C28 to M3 core IPC
request status
register
4
0x04
C28SYSRST,
SRXRST
MTOCIPCSET
M3 to C28 core IPC
request set register
4
0x08
SRXRST
MTOCIPCCLR
M3 to C28 core IPC
request clear register
4
0x0C
SRXRST
MTOCIPCFLG
M3 to C28 core IPC
request flag register
4
0x10
SRXRST
Reserved
Reserved
4
0x14
MIPCCOUNTE
RL
M3 IPC Counter Low
Register
(clocked by shared
resource clock)
4
0x0C
0x18
SRXRST
Yes
MIPCCOUNTE
RH
M3 IPC Counter High
Register
(clocked by shared
resource clock)
4
0x0E
0x1C
SRXRST
Yes
CTOMIPCCOM
C28 to M3 IPC
Command Register
4
0x10
0x20
C28SYSRST,
SRXRST
Yes
for
M3
CTOMIPCADD
R
C28 to M3 IPC
Address Register
4
0x12
0x24
C28SYSRST,
SRXRST
Yes
for
M3
CTOMIPCDAT
AW
C28 to M3 IPC Data
Write Register
4
0x14
0x28
C28SYSRST,
SRXRST
Yes
for
M3
CTOMIPCDAT
AR
C28 to M3 IPC Data
Read Register
4
0x16
0x2C
SRXRST
MTOCIPCCOM
M3 to C28 IPC
Command Register
4
0x18
0x30
SRXRST
MTOCIPCADD
R
M3 to C28 IPC
Address Register
4
0x1A
0x34
SRXRST
MTOCIPCDAT
AW
M3 to C28 IPC Data
Write Register
4
0x1C
0x38
SRXRST
MTOCIPCDAT
AR
M3 to C28 IPC Data
Read Register
4
0x1E
0x3C
C28RST,
SRXRST
Yes
for
M3
CTOMIPCBOO
TSTS
IPC Boot Status
Register
4
0x20
0x40
C28SYSRST,
SRXRST
Yes
for
M3
MTOCIPCBOO
TMODE
IPC Boot Mode
Register
4
0x22
0x44
SRXRST
MPUMPREQU
EST
Flash PUMP
semaphore M3
request register
4
0x48
MWRALLOW
SRXRST
MCLKREQUE
ST
Clock configuration
semaphore M3
request register
4
0x4C
MWRALLOW
SRXRST
Reserved
Reserved
48
0x50
Control Subsystem IPC Registers
0x4E00
0x400F:B7
00
CTOMIPCSET
C28 to M3 core IPC
request set register
4
0x00
C28SYSRST,
SRXRST
CTOMIPCCLR
C28 to M3 core IPC
request clear register
4
0x02
C28SYSRST,
SRXRST