To COMPy Aor B input
To ADC Channel X
1
0
AIOx Pin
AIOxIN
AIOxINE
SYNC
SYSCLKOUT
Logic implemented in GPIO MUX block
AIODAT Reg
(Read)
AIODAT Reg
(Latch)
AIOSET,
AIOCLEAR,
AIOTOGGLE
Regs
AIOMUX1 Reg
1
0
AIOxDIR
(1 = Input,
0 = Output)
(0 = Input, 1 = Output)
AIODIR Reg
(Latch)
0
C28 General-Purpose Input/Output (GPIO)
382
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
input mode). Any state will get flushed by the circuit eventually.
Figure 4-38. Analog/GPIO Multiplexing