30
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
5-12.
M3TOC28_MSG_RAM Configuration Register (MTOCMSGRCR)
................................................
5-13.
Cx RAM Test and Initialization Register 1 (CxRTESTINIT1)
.......................................................
5-14.
M3 Sx RAM Test and Initialization Register 1 (MSxRTESTINIT1)
.................................................
5-15.
MTOC_MSG_RAM Test and Initialization Register (MTOCRTESTINIT)
..........................................
5-16.
Cx RAM INITDONE Register 1 (CxRINITDONE1)
...................................................................
5-17.
M3 Sx RAM INITDONE Register 1 (MSxRINITDONE1)
.............................................................
5-18.
MTOC_MSG_RAM INITDONE Register (MTOCRINITDONE)
.....................................................
5-19.
M3 CPU Uncorrectable Write Error Address Register (MCUNCWEADDR)
......................................
5-20.
M3 µDMA Uncorrectable Write Error Address Register (MDUNCWEADDR)
....................................
5-21.
M3 CPU Uncorrectable Read Error Address Register (MCUNCREADDR)
.......................................
5-22.
M3 µDMA Uncorrectable Read Error Address Register (MDUNCREADDR)
.....................................
5-23.
M3 CPU Corrected Read Error Address Register (MCPUCREADDR)
............................................
5-24.
M3 µDMA Corrected Read Error Address Register (MDMACREADDR)
..........................................
5-25.
M3 Uncorrectable Error Flag Register (MUEFLG)
...................................................................
5-26.
M3 Uncorrectable Error Force Register (MUEFRC)
.................................................................
5-27.
M3 Uncorrectable Error Flag Clear Register (MUECLR)
............................................................
5-28.
M3 Corrected Error Counter Register (MCECNTR)
..................................................................
5-29.
M3 Corrected Error Threshold Register (MCETRES)
................................................................
5-30.
M3 Corrected Error Threshold Exceeded Flag Register (MCEFLG)
...............................................
5-31.
M3 Corrected Error Threshold Exceeded Force Register (MCEFRC)
.............................................
5-32.
M3 Corrected Error Threshold Exceeded Flag Clear Register (MCECLR)
.......................................
5-33.
M3 Single Error Interrupt Enable Register (MCEIE)
.................................................................
5-34.
Non-Master Access Violation Flag Register (MNMAVFLG)
.........................................................
5-35.
Non-Master Access Violation Flag Clear Register (MNMAVCLR)
.................................................
5-36.
Master Access Violation Flag Register (MMAVFLG)
.................................................................
5-37.
Master Access Violation Flag Clear Register (MMAVCLR)
.........................................................
5-38.
Non-Master CPU Write Access Violation Address Register (MNMWRAVADDR)
................................
5-39.
Non-Master DMA Write Access Violation Address Register (MNMDMAWRAVADDR)
.........................
5-40.
Non-Master CPU Fetch Access Violation Address Register (MNMFAVADDR)
..................................
5-41.
Master CPU Write Access Violation Address Register (MMWRAVADDR)
.......................................
5-42.
Master DMA Write Access Violation Address Register (MMDMAWRAVADDR)
.................................
5-43.
Master CPU Fetch Access Violation Address Register (MMFAVADDR)
..........................................
5-44.
Lx DEDRAM Configuration Register 1 (LxDRCR1)
..................................................................
5-45.
Lx SHRAM Configuration Register 1 (LxSRCR1)
....................................................................
5-46.
C28x Sx SHRAM Master Select Register (CSxMSEL)
..............................................................
5-47.
C28x Sx SHRAM Configuration Register 1 (CSxSRCR1)
...........................................................
5-48.
C28x Sx SHRAM Configuration Register 2 (CSxSRCR2)
...........................................................
5-49.
C28TOC28_MSG_RAM Configuration Register (CTOMMSGRCR)
...............................................
5-50.
M0, M1 and C28T0C28_MSG_RAM Test and Initialization Register (C28RTESTINIT)
........................
5-51.
Lx RAM Test and Initialization Register 1 (CLxRTESTINIT1)
......................................................
5-52.
C28x Sx RAM Test and Initialization Register 1 (CSxRTESTINIT1)
...............................................
5-53.
M0, M1 and C28T0M3_MSG_RAM INIT Done Register (C28RINITDONE)
......................................
5-54.
C28x Lx RAM_INIT_DONE Register 1 (CLxRINITDONE1)
.........................................................
5-55.
C28x Sx RAM_INIT_DONE Register 1 (CSxRINITDONE1)
........................................................
5-56.
C28x CPU Uncorrectable Read Error Address Register (CCUNCREADDR)
.....................................
5-57.
C28x DMA Uncorrectable Read Error Address Register (CDUNCREADDR)
....................................
5-58.
C28x CPU Corrected Read Error Address Register (CCPUCREADDR)
..........................................
5-59.
C28x DMA Corrected Read Error Address Register (CDMACREADDR)
.........................................
5-60.
C28x Uncorrectable Error Flag Register (CUEFLG)
.................................................................