IRDY
Processor
Other
Device
WAIT
WAIT
Other
Device
WAIT
Cellular RAM
Data A
Data B
Data C
Data D
Data E
Data F
Data A
Data B
Data C
Data D
Data E
Data A
Data B
Data C
Data D
Data E
Data A
Data B
Data C
Data D
Data E
CLOCK
(EPI0S31)
IRDY
(EPI0S32)
State
IRDYDLY = 01
IRDYDLY = 10
IRDYDLY = 11
Host Bus Mode
1246
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
External Peripheral Interface (EPI)
shows how to connect the EPI signals to a16-bit SRAM and a 16-bit Flash memory with
muxed address and memory using byte selects and dual chip selects with ALE. This schematic is just an
example of how to connect the signals; timing and loading have not been analyzed. In addition, not all
bypass capacitors are shown.
Figure 17-5. iRDY Access Stalls
Figure 17-6. iRDY Signal Connection