39
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
10-58. DAC Test (DACTEST) Register
........................................................................................
11-1.
DMA Block Diagram
......................................................................................................
11-2.
Peripheral Interrupt Trigger Input Diagram
............................................................................
11-3.
4-Stage Pipeline DMA Transfer
.........................................................................................
11-4.
4-Stage Pipeline With One Read Stall (McBSP as source)
.........................................................
11-5.
Arbitration when Accessing ACIB
.......................................................................................
11-6.
DMA State Diagram
......................................................................................................
11-7.
Overrun Detection Logic
.................................................................................................
11-8.
DMA Control Register (DMACTRL)
....................................................................................
11-9.
Debug Control Register (DEBUGCTRL)
..............................................................................
11-10. Revision Register (REVISION)
..........................................................................................
11-11. Priority Control Register 1 (PRIORITYCTRL1)
.......................................................................
11-12. Priority Status Register (PRIORITYSTAT)
............................................................................
11-13. Mode Register (MODE)
.................................................................................................
11-14. Control Register (CONTROL)
..........................................................................................
11-15. Burst Size Register (BURST_SIZE)
...................................................................................
11-16. Burst Count Register (BURST_COUNT)
.............................................................................
11-17. Source Burst Step Size Register (SRC_BURST_STEP)
...........................................................
11-18. Destination Burst Step Register Size (DST_BURST_STEP)
......................................................
11-19. Transfer Size Register (TRANSFER_SIZE)
..........................................................................
11-20. Transfer Count Register (TRANSFER_COUNT)
....................................................................
11-21. Source Transfer Step Size Register (SRC_TRANSFER_STEP)
..................................................
11-22. Destination Transfer Step Size Register (DST_TRANSFER_STEP)
.............................................
11-23. Source/Destination Wrap Size Register (SRC/DST_WRAP_SIZE)
...............................................
11-24. Source/Destination Wrap Count Register (SCR/DST_WRAP_COUNT)
.........................................
11-25. Source/Destination Wrap Step Size Registers (SRC/DST_WRAP_STEP)
......................................
11-26. Shadow Source Begin and Current Address Pointer Registers
(SRC_BEG_ADDR_SHADOW/DST_BEG_ADDR_SHADOW)
.....................................................
11-27. Active Source Begin and Current Address Pointer Registers (SRC_BEG_ADDR/DST_BEG_ADDR)
.......
11-28. Shadow Destination Begin and Current Address Pointer Registers
(SRC_ADDR_SHADOW/DST_ADDR_SHADOW)
...................................................................
11-29. Active Destination Begin and Current Address Pointer Registers (SRC_ADDR/DST_ADDR)
.................
12-1.
SPI CPU Interface
........................................................................................................
12-2.
Serial Peripheral Interface Module Block Diagram
...................................................................
12-3.
SPI Master/Slave Connection
...........................................................................................
12-4.
SPICLK Signal Options
..................................................................................................
12-5.
SPI: SPICLK-CLKOUT Characteristic When (BRR + 1) is Odd, BRR > 3, and CLOCK POLARITY = 1
.....
12-6.
Five Bits per Character
...................................................................................................
12-7.
SPI FIFO Interrupt Flags and Enable Logic Generation
.............................................................
12-8.
SPI 3-wire Master Mode
.................................................................................................
12-9.
SPI 3-wire Slave Mode
...................................................................................................
12-10. SPI Digital Audio Receiver Configuration Using 2 SPIs
.............................................................
12-11. Standard Right-Justified Digital Audio Data Format
..................................................................
12-12. SSI and SPI Connections for Loopback Mode
........................................................................
12-13. SPI Configuration Control Register (SPICCR) — Address 7040h
................................................
12-14. SPI Operation Control Register (SPICTL) — Address 7041h
.....................................................
12-15. SPI Status Register (SPIST) — Address 7042h
....................................................................
12-16. SPI Baud Rate Register (SPIBRR) — Address 7044h
.............................................................
12-17. SPI Emulation Buffer Register (SPIRXEMU) — Address 7046h
..................................................