52
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Tables
List of Tables
1-1.
Signals for System Control and Clocks
.................................................................................
1-2.
Master Subsystem Device Configuration
...............................................................................
1-3.
Device Level Reset Sources
..............................................................................................
1-4.
Device Bring-Up Time Line
...............................................................................................
1-5.
Master Subsystem Rests, Signals and Effects
.........................................................................
1-6.
Control Subsystem Resets, Signals and Effects
.......................................................................
1-7.
EMU0/1 Pin Values for WIR Mode
.......................................................................................
1-8.
Master Subsystem Exceptions
...........................................................................................
1-9.
Enabling Interrupt
.........................................................................................................
1-10.
Interrupt Vector Table Mapping
.........................................................................................
1-11.
Vector Table Mapping After Reset Operation
.........................................................................
1-12.
PIE Vector Table Mapping
...............................................................................................
1-13.
PIE Vector Table
..........................................................................................................
1-14.
Access to EALLOW-Protected Registers
..............................................................................
1-15.
Reference Clock Limits for Detecting a Missing Clock
..............................................................
1-16.
CPU-Timers 0, 1, 2 Configuration and Control Registers
...........................................................
1-17.
TIMERxTIM Register Field Descriptions
...............................................................................
1-18.
TIMERxTIMH Register Field Descriptions
.............................................................................
1-19.
TIMERxPRD Register Field Descriptions
..............................................................................
1-20.
TIMERxPRDH Register Field Descriptions
............................................................................
1-21.
TIMERxTCR Register Field Descriptions
..............................................................................
1-22.
TIMERxTPR Register Field Descriptions
..............................................................................
1-23.
TIMERxTPRH Register Field Descriptions
............................................................................
1-24.
Device Low Power Modes for Active Power Reduction
.............................................................
1-25.
M3 Subsystem Low-Power Modes
.....................................................................................
1-26.
Low-Power Modes Configuration
.......................................................................................
1-27.
Master Subsystem Secure RAM Zone Selection
.....................................................................
1-28.
Security Levels
............................................................................................................
1-29.
OTPSECLOCK - Reserved Locations in OTP Memory
..............................................................
1-30.
M3 Zone1 - Reserved Locations in Flash Memory
...................................................................
1-31.
M3 Zone2 - Reserved Locations in Flash Memory
...................................................................
1-32.
C28x - Reserved Locations in Flash Memory
.........................................................................
1-33.
Zone Security Status
.....................................................................................................
1-34.
Zone ECSL Status
........................................................................................................
1-35.
IPC MSG RAM Read/Write Accesses
.................................................................................
1-36.
MTOCIPC Message Registers
..........................................................................................
1-37.
CTOMIPC Message Registers
..........................................................................................
1-38.
System Control, Configuration Registers Address Map
.............................................................
1-39.
Device Identification 0 (DID0) Register Field Descriptions
..........................................................
1-40.
Device Identification 1 (DID1) Register Field Descriptions
..........................................................
1-41.
Device Configuration 1 (DC1) Register Field Descriptions
..........................................................
1-42.
Device Configuration 2 (DC2) Register Field Descriptions
..........................................................
1-43.
Device Configuration 4 (DC4) Register Field Descriptions
..........................................................
1-44.
Device Configuration 6 (DC6) Register Field Descriptions
..........................................................
1-45.
Device Configuration 10 (DC10) Register Field Descriptions
.......................................................
1-46.
Device Configuration 7 (DC7) Register Field Descriptions
..........................................................
1-47.
General Purpose Input/Output Peripheral Present (PPGPIO) Register Field Descriptions
.....................